1 #objdump: -d --prefix-addresses
2 #name: nds32 alu_1 instructions
3 #as:
4 
5 # Test alu_1 instructions
6 
7 .*:     file format .*
8 
9 Disassembly of section .text:
10 0+0000 <[^>]*> add	\$r0, \$r1, \$r2
11 0+0004 <[^>]*> and	\$r0, \$r1, \$r2
12 0+0008 <[^>]*> cmovn	\$r0, \$r1, \$r2
13 0+000c <[^>]*> cmovz	\$r0, \$r1, \$r2
14 0+0010 <[^>]*> nop
15 0+0014 <[^>]*> nor	\$r0, \$r1, \$r2
16 0+0018 <[^>]*> or	\$r0, \$r1, \$r2
17 0+001c <[^>]*> rotr	\$r0, \$r1, \$r2
18 0+0020 <[^>]*> rotri	\$r0, \$r1, #1
19 0+0024 <[^>]*> seb	\$r0, \$r1
20 0+0028 <[^>]*> seh	\$r0, \$r1
21 0+002c <[^>]*> sll	\$r0, \$r1, \$r2
22 0+0030 <[^>]*> slli	\$r0, \$r1, #1
23 0+0034 <[^>]*> slt	\$r0, \$r1, \$r2
24 0+0038 <[^>]*> slts	\$r0, \$r1, \$r2
25 0+003c <[^>]*> sra	\$r0, \$r1, \$r2
26 0+0040 <[^>]*> srai	\$r0, \$r1, #1
27 0+0044 <[^>]*> srl	\$r0, \$r1, \$r2
28 0+0048 <[^>]*> srli	\$r0, \$r1, #1
29 0+004c <[^>]*> sub	\$r0, \$r1, \$r2
30 0+0050 <[^>]*> sva	\$r0, \$r1, \$r2
31 0+0054 <[^>]*> svs	\$r0, \$r1, \$r2
32 0+0058 <[^>]*> wsbh	\$r0, \$r1
33 0+005c <[^>]*> xor	\$r0, \$r1, \$r2
34 0+0060 <[^>]*> zeh	\$r0, \$r1
35 0+0064 <[^>]*> divr	\$r0, \$r1, \$r2, \$r3
36 0+0068 <[^>]*> divsr	\$r0, \$r1, \$r2, \$r3
37 0+006c <[^>]*> add_slli	\$r0, \$r1, \$r2, #1
38 0+0070 <[^>]*> add_srli	\$r0, \$r1, \$r2, #1
39 0+0074 <[^>]*> and_slli	\$r0, \$r1, \$r2, #1
40 0+0078 <[^>]*> and_srli	\$r0, \$r1, \$r2, #1
41 0+007c <[^>]*> bitc	\$r0, \$r1, \$r2
42 0+0080 <[^>]*> or_slli	\$r0, \$r1, \$r2, #1
43 0+0084 <[^>]*> or_srli	\$r0, \$r1, \$r2, #1
44 0+0088 <[^>]*> sub_slli	\$r0, \$r1, \$r2, #1
45 0+008c <[^>]*> sub_srli	\$r0, \$r1, \$r2, #1
46 0+0090 <[^>]*> xor_slli	\$r0, \$r1, \$r2, #1
47 0+0094 <[^>]*> xor_srli	\$r0, \$r1, \$r2, #1
48