Searched refs:Beq (Results 1 – 6 of 6) sorted by relevance
/art/compiler/utils/mips/ |
D | assembler_mips_test.cc | 2177 TEST_F(AssemblerMIPSTest, Beq) { in TEST_F() argument 2178 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beq"); in TEST_F() 2242 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beq", /* is_bare */ true); in TEST_F() 2358 __ Beq(mips::T1, mips::T2, &label2); // No preceding or target instruction for the delay slot. in TEST_F() local 2733 __ Beq(mips::A0, mips::A1, &label1); in TEST_F() local
|
D | assembler_mips32r6_test.cc | 1142 TEST_F(AssemblerMIPS32r6Test, Beq) { in TEST_F() argument 1143 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beqc"); in TEST_F() 1263 BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beq", /* is_bare */ true); in TEST_F()
|
D | assembler_mips.h | 396 void Beq(Register rs, Register rt, uint16_t imm16); 796 void Beq(Register rs, Register rt, MipsLabel* label, bool is_bare = false);
|
/art/compiler/utils/mips64/ |
D | assembler_mips64.cc | 829 void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, uint16_t imm16) { in Beq() function in art::mips64::Mips64Assembler 838 Beq(rt, ZERO, imm16); in Beqz() 950 Beq(rs, rt, imm16); in EmitBcondR2() 3336 void Mips64Assembler::Beq(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare) { in Beq() function in art::mips64::Mips64Assembler
|
D | assembler_mips64.h | 571 void Beq(GpuRegister rs, GpuRegister rt, uint16_t imm16); // R2 1026 void Beq(GpuRegister rs, GpuRegister rt, Mips64Label* label, bool is_bare = false); // R2
|
/art/compiler/optimizing/ |
D | intrinsics_mips.cc | 2124 __ Beq(str, arg, &return_true); in VisitStringEquals() local 2693 __ Beq(srcEnd, srcBegin, &done); // No characters to move. in VisitStringGetCharsNoCheck() local 3073 __ Beq(src, dest, slow_path->GetEntryLabel()); in VisitSystemArrayCopyChar() local
|