/external/llvm/lib/Target/AArch64/MCTargetDesc/ |
D | AArch64AddressingModes.h | 756 inline static bool isAnyMOVZMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVZMovAlias() 764 inline static bool isMOVZMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVZMovAlias() 775 inline static bool isMOVNMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVNMovAlias() 787 inline static bool isAnyMOVWMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVWMovAlias()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/MCTargetDesc/ |
D | AArch64AddressingModes.h | 818 inline static bool isAnyMOVZMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVZMovAlias() 826 inline static bool isMOVZMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVZMovAlias() 837 inline static bool isMOVNMovAlias(uint64_t Value, int Shift, int RegWidth) { in isMOVNMovAlias() 849 inline static bool isAnyMOVWMovAlias(uint64_t Value, int RegWidth) { in isAnyMOVWMovAlias()
|
/external/llvm/lib/Target/AArch64/InstPrinter/ |
D | AArch64InstPrinter.cpp | 229 int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32; in printInst() local 243 int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32; in printInst() local 260 int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32; in printInst() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/InstPrinter/ |
D | AArch64InstPrinter.cpp | 238 int RegWidth = Opcode == AArch64::MOVZXi ? 64 : 32; in printInst() local 252 int RegWidth = Opcode == AArch64::MOVNXi ? 64 : 32; in printInst() local 269 int RegWidth = Opcode == AArch64::ORRXri ? 64 : 32; in printInst() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Hexagon/ |
D | HexagonTargetTransformInfo.cpp | 163 unsigned RegWidth = getRegisterBitWidth(true); in getMemoryOpCost() local
|
/external/llvm/lib/Target/AMDGPU/AsmParser/ |
D | AMDGPUAsmParser.cpp | 741 static int getRegClass(RegisterKind Is, unsigned RegWidth) { in getRegClass() 804 bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind… in AddNextRegisterToList() 825 …er::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth) in ParseAMDGPURegister() 958 unsigned Reg, RegNum, RegWidth; in parseRegister() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/AsmParser/ |
D | AMDGPUAsmParser.cpp | 819 void usesRegister(RegisterKind RegKind, unsigned DwordRegIndex, unsigned RegWidth) { in usesRegister() 1562 static int getRegClass(RegisterKind Is, unsigned RegWidth) { in getRegClass() 1631 bool AMDGPUAsmParser::AddNextRegisterToList(unsigned &Reg, unsigned &RegWidth, in AddNextRegisterToList() 1681 unsigned &RegNum, unsigned &RegWidth, in ParseAMDGPURegister() 1830 unsigned RegWidth) { in updateGprCountSymbols() 1862 unsigned Reg, RegNum, RegWidth, DwordRegIndex; in parseRegister() local
|
/external/llvm/lib/Target/AArch64/AsmParser/ |
D | AArch64AsmParser.cpp | 3793 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 3849 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 3913 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/AsmParser/ |
D | AArch64AsmParser.cpp | 4391 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 4447 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local 4511 uint64_t RegWidth = 0; in MatchAndEmitInstruction() local
|
/external/swiftshader/third_party/LLVM/include/llvm/Target/ |
D | TargetLowering.h | 580 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); in getNumRegisters() local
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64ISelDAGToDAG.cpp | 2348 unsigned RegWidth) { in SelectCVTFixedPosOperand()
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/ |
D | AArch64ISelDAGToDAG.cpp | 2552 unsigned RegWidth) { in SelectCVTFixedPosOperand()
|
/external/llvm/include/llvm/Target/ |
D | TargetLowering.h | 876 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); in getNumRegisters() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/include/llvm/CodeGen/ |
D | TargetLowering.h | 1167 unsigned RegWidth = getRegisterType(Context, VT).getSizeInBits(); in getNumRegisters() local
|
/external/llvm/lib/CodeGen/ |
D | CodeGenPrepare.cpp | 4780 unsigned RegWidth = RegType.getSizeInBits(); in optimizeSwitchInst() local
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/ |
D | CodeGenPrepare.cpp | 5820 unsigned RegWidth = RegType.getSizeInBits(); in optimizeSwitchInst() local
|