Home
last modified time | relevance | path

Searched refs:R18 (Results 1 – 25 of 83) sorted by relevance

1234

/external/llvm/test/CodeGen/Mips/
Datomic.ll160 ; ALL: srlv $[[R18:[0-9]+]], $[[R17]], $[[R5]]
162 ; NO-SEB-SEH: sll $[[R19:[0-9]+]], $[[R18]], 24
165 ; HAS-SEB-SEH: seb $2, $[[R18]]
205 ; ALL: srlv $[[R18:[0-9]+]], $[[R17]], $[[R5]]
207 ; NO-SEB-SEH: sll $[[R19:[0-9]+]], $[[R18]], 24
210 ; HAS-SEB-SEH:seb $2, $[[R18]]
250 ; ALL: and $[[R18:[0-9]+]], $[[R12]], $[[R7]]
251 ; ALL: srlv $[[R19:[0-9]+]], $[[R18]], $[[R5]]
282 ; ALL: and $[[R18:[0-9]+]], $[[R9]], $[[R7]]
284 ; ALL: or $[[R14:[0-9]+]], $[[R13]], $[[R18]]
[all …]
/external/llvm/lib/Target/Lanai/
DLanaiCallingConv.td25 CCAssignToReg<[R6, R7, R18, R19]>>>>,
37 CCIfNotVarArg<CCIfType<[i32], CCAssignToReg<[ R6, R7, R18, R19 ]>>>,
DLanaiRegisterInfo.td49 R6, R7, R18, R19, // registers for passing arguments
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Lanai/
DLanaiCallingConv.td24 CCAssignToReg<[R6, R7, R18, R19]>>>>,
36 CCIfNotVarArg<CCIfType<[i32], CCAssignToReg<[ R6, R7, R18, R19 ]>>>,
DLanaiRegisterInfo.td48 R6, R7, R18, R19, // registers for passing arguments
/external/llvm-project/llvm/lib/Target/Lanai/
DLanaiCallingConv.td24 CCAssignToReg<[R6, R7, R18, R19]>>>>,
36 CCIfNotVarArg<CCIfType<[i32], CCAssignToReg<[ R6, R7, R18, R19 ]>>>,
DLanaiRegisterInfo.td48 R6, R7, R18, R19, // registers for passing arguments
/external/llvm-project/llvm/lib/Target/AVR/
DAVRRegisterInfo.td62 def R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>;
96 def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>;
112 def R18R17 : AVRReg<17, "r18:r17", [R17, R18]>, DwarfRegNum<[17]>;
127 add R24, R25, R18, R19, R20, R21, R22, R23,
145 add R24, R25, R18, R19, R20, R21, R22, R23,
155 add R23, R22, R21, R20, R19, R18, R17, R16
/external/llvm/lib/Target/AVR/
DAVRRegisterInfo.td63 def R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>;
97 def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>;
119 add R24, R25, R18, R19, R20, R21, R22, R23,
137 add R24, R25, R18, R19, R20, R21, R22, R23,
147 add R23, R22, R21, R20, R19, R18, R17, R16
DAVRCallingConv.td21 // i16 are returned in R25:R24, R23:R22, R21:R20 and R19:R18.
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AVR/
DAVRRegisterInfo.td62 def R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>;
96 def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>;
116 add R24, R25, R18, R19, R20, R21, R22, R23,
134 add R24, R25, R18, R19, R20, R21, R22, R23,
144 add R23, R22, R21, R20, R19, R18, R17, R16
DAVRCallingConv.td20 // i16 are returned in R25:R24, R23:R22, R21:R20 and R19:R18.
/external/llvm-project/llvm/lib/Target/ARC/
DARCRegisterInfo.td50 def R18 : Core<18, "%r18">, DwarfRegNum<[18]>;
72 R4, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, R16, R17, R18, R19,
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARC/
DARCRegisterInfo.td50 def R18 : Core<18, "%r18">, DwarfRegNum<[18]>;
72 R4, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, R16, R17, R18, R19,
/external/linux-kselftest/tools/testing/selftests/powerpc/stringloops/asm/
Dppc_asm.h19 #define R18 r18 macro
/external/llvm-project/llvm/test/MC/Hexagon/
Ddcfetch.s10 P3 = SP1LOOP0(#8,R18)
Dtwo-extenders.s121 memb(##0x1000) = R18
/external/llvm/test/MC/Hexagon/
Ddcfetch.s10 P3 = SP1LOOP0(#8,R18)
/external/linux-kselftest/tools/testing/selftests/powerpc/copyloops/asm/
Dppc_asm.h14 #define R18 r18 macro
/external/llvm-project/llvm/lib/Target/Lanai/MCTargetDesc/
DLanaiBaseInfo.h85 case Lanai::R18: in getLanaiRegisterNumbering()
/external/llvm/lib/Target/Lanai/MCTargetDesc/
DLanaiBaseInfo.h86 case Lanai::R18: in getLanaiRegisterNumbering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Lanai/MCTargetDesc/
DLanaiBaseInfo.h85 case Lanai::R18: in getLanaiRegisterNumbering()
/external/llvm/lib/Target/Hexagon/
DHexagonRegisterInfo.cpp107 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()
116 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()
/external/llvm-project/llvm/lib/Target/Hexagon/
DHexagonRegisterInfo.cpp109 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()
118 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonRegisterInfo.cpp109 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()
118 Hexagon::R16, Hexagon::R17, Hexagon::R18, Hexagon::R19, in getCalleeSavedRegs()

1234