1 // Auto-generated file. Do not edit!
2 //   Template: src/f32-velu/avx2-rr1-lut8-p4-perm.c.in
3 //   Generator: tools/xngen
4 //
5 // Copyright 2020 Google LLC
6 //
7 // This source code is licensed under the BSD-style license found in the
8 // LICENSE file in the root directory of this source tree.
9 
10 #include <assert.h>
11 
12 #include <immintrin.h>
13 
14 #include <xnnpack/common.h>
15 #include <xnnpack/vunary.h>
16 
17 
18 static const int32_t mask_table[14] = {-1, -1, -1, -1, -1, -1, -1, 0, 0, 0, 0, 0, 0, 0};
19 
xnn_f32_velu_ukernel__avx2_rr1_lut8_p4_perm_x56(size_t n,const float * x,float * y,const union xnn_f32_elu_params params[restrict XNN_MIN_ELEMENTS (1)])20 void xnn_f32_velu_ukernel__avx2_rr1_lut8_p4_perm_x56(
21     size_t n,
22     const float* x,
23     float* y,
24     const union xnn_f32_elu_params params[restrict XNN_MIN_ELEMENTS(1)])
25 {
26   assert(n % sizeof(float) == 0);
27 
28   const __m256 vprescale = _mm256_broadcast_ps((const __m128*) params->sse.prescale);
29   const __m256 valpha = _mm256_broadcast_ps((const __m128*) params->sse.alpha);
30   const __m256 vbeta = _mm256_broadcast_ps((const __m128*) params->sse.beta);
31 
32   const __m256 vsat_cutoff = _mm256_set1_ps(-0x1.154246p+4f);
33   const __m256 vmagic_bias = _mm256_set1_ps(0x1.800000p20f);
34   const __m256 vlog2e = _mm256_set1_ps(0x1.715476p+0f);
35   const __m256i vtable = _mm256_set_epi32(
36     0x3F7AC0C7, 0x3F7744FD, 0x3F75672A, 0x3F7504F3, 0x3F75FED7, 0x3F7837F0, 0x3F7B95C2, 0x3F800000);
37   const __m256 vminus_ln2 = _mm256_set1_ps(-0x1.62E43p-1f);
38   const __m256 vc4 = _mm256_set1_ps(0x1.5558ECp-5f);
39   const __m256 vc3 = _mm256_set1_ps(0x1.555C20p-3f);
40   const __m256 vc2 = _mm256_set1_ps(0x1.000000p-1f);
41 
42   for (; n >= 56 * sizeof(float); n -= 56 * sizeof(float)) {
43     __m256 vx0 = _mm256_loadu_ps(x);
44     __m256 vx1 = _mm256_loadu_ps(x + 8);
45     __m256 vx2 = _mm256_loadu_ps(x + 16);
46     __m256 vx3 = _mm256_loadu_ps(x + 24);
47     __m256 vx4 = _mm256_loadu_ps(x + 32);
48     __m256 vx5 = _mm256_loadu_ps(x + 40);
49     __m256 vx6 = _mm256_loadu_ps(x + 48);
50     x += 56;
51 
52     const __m256 vz0 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx0, vprescale));
53     const __m256 vz1 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx1, vprescale));
54     const __m256 vz2 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx2, vprescale));
55     const __m256 vz3 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx3, vprescale));
56     const __m256 vz4 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx4, vprescale));
57     const __m256 vz5 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx5, vprescale));
58     const __m256 vz6 = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx6, vprescale));
59 
60     __m256 vn0 = _mm256_fmadd_ps(vz0, vlog2e, vmagic_bias);
61     __m256 vn1 = _mm256_fmadd_ps(vz1, vlog2e, vmagic_bias);
62     __m256 vn2 = _mm256_fmadd_ps(vz2, vlog2e, vmagic_bias);
63     __m256 vn3 = _mm256_fmadd_ps(vz3, vlog2e, vmagic_bias);
64     __m256 vn4 = _mm256_fmadd_ps(vz4, vlog2e, vmagic_bias);
65     __m256 vn5 = _mm256_fmadd_ps(vz5, vlog2e, vmagic_bias);
66     __m256 vn6 = _mm256_fmadd_ps(vz6, vlog2e, vmagic_bias);
67 
68     const __m256i ven0 = _mm256_slli_epi32(_mm256_castps_si256(vn0), 20);
69     const __m256i vl0 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn0));
70     vn0 = _mm256_sub_ps(vn0, vmagic_bias);
71     const __m256i ven1 = _mm256_slli_epi32(_mm256_castps_si256(vn1), 20);
72     const __m256i vl1 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn1));
73     vn1 = _mm256_sub_ps(vn1, vmagic_bias);
74     const __m256i ven2 = _mm256_slli_epi32(_mm256_castps_si256(vn2), 20);
75     const __m256i vl2 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn2));
76     vn2 = _mm256_sub_ps(vn2, vmagic_bias);
77     const __m256i ven3 = _mm256_slli_epi32(_mm256_castps_si256(vn3), 20);
78     const __m256i vl3 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn3));
79     vn3 = _mm256_sub_ps(vn3, vmagic_bias);
80     const __m256i ven4 = _mm256_slli_epi32(_mm256_castps_si256(vn4), 20);
81     const __m256i vl4 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn4));
82     vn4 = _mm256_sub_ps(vn4, vmagic_bias);
83     const __m256i ven5 = _mm256_slli_epi32(_mm256_castps_si256(vn5), 20);
84     const __m256i vl5 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn5));
85     vn5 = _mm256_sub_ps(vn5, vmagic_bias);
86     const __m256i ven6 = _mm256_slli_epi32(_mm256_castps_si256(vn6), 20);
87     const __m256i vl6 = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn6));
88     vn6 = _mm256_sub_ps(vn6, vmagic_bias);
89 
90     __m256 vs0 = _mm256_castsi256_ps(_mm256_add_epi32(vl0, ven0));
91     __m256 vt0 = _mm256_fmadd_ps(vn0, vminus_ln2, vz0);
92     __m256 vs1 = _mm256_castsi256_ps(_mm256_add_epi32(vl1, ven1));
93     __m256 vt1 = _mm256_fmadd_ps(vn1, vminus_ln2, vz1);
94     __m256 vs2 = _mm256_castsi256_ps(_mm256_add_epi32(vl2, ven2));
95     __m256 vt2 = _mm256_fmadd_ps(vn2, vminus_ln2, vz2);
96     __m256 vs3 = _mm256_castsi256_ps(_mm256_add_epi32(vl3, ven3));
97     __m256 vt3 = _mm256_fmadd_ps(vn3, vminus_ln2, vz3);
98     __m256 vs4 = _mm256_castsi256_ps(_mm256_add_epi32(vl4, ven4));
99     __m256 vt4 = _mm256_fmadd_ps(vn4, vminus_ln2, vz4);
100     __m256 vs5 = _mm256_castsi256_ps(_mm256_add_epi32(vl5, ven5));
101     __m256 vt5 = _mm256_fmadd_ps(vn5, vminus_ln2, vz5);
102     __m256 vs6 = _mm256_castsi256_ps(_mm256_add_epi32(vl6, ven6));
103     __m256 vt6 = _mm256_fmadd_ps(vn6, vminus_ln2, vz6);
104 
105     __m256 vp0 = _mm256_fmadd_ps(vc4, vt0, vc3);
106     __m256 vp1 = _mm256_fmadd_ps(vc4, vt1, vc3);
107     __m256 vp2 = _mm256_fmadd_ps(vc4, vt2, vc3);
108     __m256 vp3 = _mm256_fmadd_ps(vc4, vt3, vc3);
109     __m256 vp4 = _mm256_fmadd_ps(vc4, vt4, vc3);
110     __m256 vp5 = _mm256_fmadd_ps(vc4, vt5, vc3);
111     __m256 vp6 = _mm256_fmadd_ps(vc4, vt6, vc3);
112 
113     vp0 = _mm256_fmadd_ps(vp0, vt0, vc2);
114     vp1 = _mm256_fmadd_ps(vp1, vt1, vc2);
115     vp2 = _mm256_fmadd_ps(vp2, vt2, vc2);
116     vp3 = _mm256_fmadd_ps(vp3, vt3, vc2);
117     vp4 = _mm256_fmadd_ps(vp4, vt4, vc2);
118     vp5 = _mm256_fmadd_ps(vp5, vt5, vc2);
119     vp6 = _mm256_fmadd_ps(vp6, vt6, vc2);
120 
121     vp0 = _mm256_mul_ps(vp0, vt0);
122     vt0 = _mm256_mul_ps(vt0, vs0);
123     vp1 = _mm256_mul_ps(vp1, vt1);
124     vt1 = _mm256_mul_ps(vt1, vs1);
125     vp2 = _mm256_mul_ps(vp2, vt2);
126     vt2 = _mm256_mul_ps(vt2, vs2);
127     vp3 = _mm256_mul_ps(vp3, vt3);
128     vt3 = _mm256_mul_ps(vt3, vs3);
129     vp4 = _mm256_mul_ps(vp4, vt4);
130     vt4 = _mm256_mul_ps(vt4, vs4);
131     vp5 = _mm256_mul_ps(vp5, vt5);
132     vt5 = _mm256_mul_ps(vt5, vs5);
133     vp6 = _mm256_mul_ps(vp6, vt6);
134     vt6 = _mm256_mul_ps(vt6, vs6);
135 
136     vs0 = _mm256_fmsub_ps(vs0, valpha, valpha);
137     vp0 = _mm256_fmadd_ps(vp0, vt0, vt0);
138     vs1 = _mm256_fmsub_ps(vs1, valpha, valpha);
139     vp1 = _mm256_fmadd_ps(vp1, vt1, vt1);
140     vs2 = _mm256_fmsub_ps(vs2, valpha, valpha);
141     vp2 = _mm256_fmadd_ps(vp2, vt2, vt2);
142     vs3 = _mm256_fmsub_ps(vs3, valpha, valpha);
143     vp3 = _mm256_fmadd_ps(vp3, vt3, vt3);
144     vs4 = _mm256_fmsub_ps(vs4, valpha, valpha);
145     vp4 = _mm256_fmadd_ps(vp4, vt4, vt4);
146     vs5 = _mm256_fmsub_ps(vs5, valpha, valpha);
147     vp5 = _mm256_fmadd_ps(vp5, vt5, vt5);
148     vs6 = _mm256_fmsub_ps(vs6, valpha, valpha);
149     vp6 = _mm256_fmadd_ps(vp6, vt6, vt6);
150 
151     const __m256 ve0 = _mm256_fmadd_ps(vp0, valpha, vs0);
152     vx0 = _mm256_mul_ps(vx0, vbeta);
153     const __m256 ve1 = _mm256_fmadd_ps(vp1, valpha, vs1);
154     vx1 = _mm256_mul_ps(vx1, vbeta);
155     const __m256 ve2 = _mm256_fmadd_ps(vp2, valpha, vs2);
156     vx2 = _mm256_mul_ps(vx2, vbeta);
157     const __m256 ve3 = _mm256_fmadd_ps(vp3, valpha, vs3);
158     vx3 = _mm256_mul_ps(vx3, vbeta);
159     const __m256 ve4 = _mm256_fmadd_ps(vp4, valpha, vs4);
160     vx4 = _mm256_mul_ps(vx4, vbeta);
161     const __m256 ve5 = _mm256_fmadd_ps(vp5, valpha, vs5);
162     vx5 = _mm256_mul_ps(vx5, vbeta);
163     const __m256 ve6 = _mm256_fmadd_ps(vp6, valpha, vs6);
164     vx6 = _mm256_mul_ps(vx6, vbeta);
165 
166     const __m256 vy0 = _mm256_blendv_ps(vx0, ve0, vx0);
167     const __m256 vy1 = _mm256_blendv_ps(vx1, ve1, vx1);
168     const __m256 vy2 = _mm256_blendv_ps(vx2, ve2, vx2);
169     const __m256 vy3 = _mm256_blendv_ps(vx3, ve3, vx3);
170     const __m256 vy4 = _mm256_blendv_ps(vx4, ve4, vx4);
171     const __m256 vy5 = _mm256_blendv_ps(vx5, ve5, vx5);
172     const __m256 vy6 = _mm256_blendv_ps(vx6, ve6, vx6);
173 
174     _mm256_storeu_ps(y, vy0);
175     _mm256_storeu_ps(y + 8, vy1);
176     _mm256_storeu_ps(y + 16, vy2);
177     _mm256_storeu_ps(y + 24, vy3);
178     _mm256_storeu_ps(y + 32, vy4);
179     _mm256_storeu_ps(y + 40, vy5);
180     _mm256_storeu_ps(y + 48, vy6);
181     y += 56;
182   }
183   for (; n >= 8 * sizeof(float); n -= 8 * sizeof(float)) {
184     __m256 vx = _mm256_loadu_ps(x);
185     x += 8;
186 
187     const __m256 vz = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx, vprescale));
188 
189     __m256 vn = _mm256_fmadd_ps(vz, vlog2e, vmagic_bias);
190     const __m256i ven = _mm256_slli_epi32(_mm256_castps_si256(vn), 20);
191     const __m256i vl = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn));
192     __m256 vs = _mm256_castsi256_ps(_mm256_add_epi32(vl, ven));
193     vn = _mm256_sub_ps(vn, vmagic_bias);
194 
195     __m256 vt = _mm256_fmadd_ps(vn, vminus_ln2, vz);
196 
197     __m256 vp = _mm256_fmadd_ps(vc4, vt, vc3);
198     vp = _mm256_fmadd_ps(vp, vt, vc2);
199     vp = _mm256_mul_ps(vp, vt);
200 
201     vt = _mm256_mul_ps(vt, vs);
202     vs = _mm256_fmsub_ps(vs, valpha, valpha);
203     vp = _mm256_fmadd_ps(vp, vt, vt);
204     const __m256 ve = _mm256_fmadd_ps(vp, valpha, vs);
205 
206     vx = _mm256_mul_ps(vx, vbeta);
207     const __m256 vy = _mm256_blendv_ps(vx, ve, vx);
208 
209     _mm256_storeu_ps(y, vy);
210     y += 8;
211   }
212   if XNN_UNLIKELY(n != 0) {
213     assert(n >= 1 * sizeof(float));
214     assert(n <= 7 * sizeof(float));
215     __m256i vmask = _mm256_loadu_si256((const __m256i*) ((uintptr_t) &mask_table[7] - n));
216 
217     __m256 vx = _mm256_maskload_ps(x, vmask);
218 
219     const __m256 vz = _mm256_max_ps(vsat_cutoff, _mm256_mul_ps(vx, vprescale));
220 
221     __m256 vn = _mm256_fmadd_ps(vz, vlog2e, vmagic_bias);
222     const __m256i ven = _mm256_slli_epi32(_mm256_castps_si256(vn), 20);
223     const __m256i vl = _mm256_permutevar8x32_epi32(vtable, _mm256_castps_si256(vn));
224     __m256 vs = _mm256_castsi256_ps(_mm256_add_epi32(vl, ven));
225     vn = _mm256_sub_ps(vn, vmagic_bias);
226 
227     __m256 vt = _mm256_fmadd_ps(vn, vminus_ln2, vz);
228 
229     __m256 vp = _mm256_fmadd_ps(vc4, vt, vc3);
230     vp = _mm256_fmadd_ps(vp, vt, vc2);
231     vp = _mm256_mul_ps(vp, vt);
232 
233     vt = _mm256_mul_ps(vt, vs);
234     vs = _mm256_fmsub_ps(vs, valpha, valpha);
235     vp = _mm256_fmadd_ps(vp, vt, vt);
236     const __m256 ve = _mm256_fmadd_ps(vp, valpha, vs);
237 
238     vx = _mm256_mul_ps(vx, vbeta);
239     const __m256 vy = _mm256_blendv_ps(vx, ve, vx);
240 
241     // _mm256_maskstore_ps(y, vmask, vf) could be used here, but triggers msan failures (probably an msan bug).
242     __m128 vy_lo = _mm256_castps256_ps128(vy);
243     if (n & (4 * sizeof(float))) {
244       _mm_storeu_ps(y, vy_lo);
245       vy_lo = _mm256_extractf128_ps(vy, 1);
246       y += 4;
247     }
248     if (n & (2 * sizeof(float))) {
249       _mm_storel_pi((__m64*) y, vy_lo);
250       vy_lo = _mm_movehl_ps(vy_lo, vy_lo);
251       y += 2;
252     }
253     if (n & (1 * sizeof(float))) {
254       _mm_store_ss(y, vy_lo);
255     }
256   }
257 }
258