1# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py 2# RUN: llc -mtriple=thumbv8.1m.main -mattr=+mve,+lob -run-pass=arm-low-overhead-loops --verify-machineinstrs %s -o - | FileCheck %s 3 4--- | 5 define dso_local void @vctp_tsubi3(i32* noalias nocapture %A, i32* noalias nocapture readonly %B, i32* noalias nocapture readonly %C, i32 %N) local_unnamed_addr #0 { 6 entry: 7 %cmp8 = icmp sgt i32 %N, 0 8 %0 = add i32 %N, 3 9 %1 = lshr i32 %0, 2 10 %2 = shl nuw i32 %1, 2 11 %3 = add i32 %2, -4 12 %4 = lshr i32 %3, 2 13 %5 = add nuw nsw i32 %4, 1 14 br i1 %cmp8, label %vector.ph, label %for.cond.cleanup 15 16 vector.ph: ; preds = %entry 17 %start = call i32 @llvm.start.loop.iterations.i32(i32 %5) 18 br label %vector.body 19 20 vector.body: ; preds = %vector.body, %vector.ph 21 %lsr.iv17 = phi i32* [ %scevgep18, %vector.body ], [ %A, %vector.ph ] 22 %lsr.iv14 = phi i32* [ %scevgep15, %vector.body ], [ %C, %vector.ph ] 23 %lsr.iv = phi i32* [ %scevgep, %vector.body ], [ %B, %vector.ph ] 24 %6 = phi i32 [ %start, %vector.ph ], [ %11, %vector.body ] 25 %7 = phi i32 [ %N, %vector.ph ], [ %9, %vector.body ] 26 %lsr.iv13 = bitcast i32* %lsr.iv to <4 x i32>* 27 %lsr.iv1416 = bitcast i32* %lsr.iv14 to <4 x i32>* 28 %lsr.iv1719 = bitcast i32* %lsr.iv17 to <4 x i32>* 29 %8 = call <4 x i1> @llvm.arm.mve.vctp32(i32 %7) 30 %9 = sub i32 %7, 5 31 %wide.masked.load = call <4 x i32> @llvm.masked.load.v4i32.p0v4i32(<4 x i32>* %lsr.iv13, i32 4, <4 x i1> %8, <4 x i32> undef) 32 %wide.masked.load12 = call <4 x i32> @llvm.masked.load.v4i32.p0v4i32(<4 x i32>* %lsr.iv1416, i32 4, <4 x i1> %8, <4 x i32> undef) 33 %10 = add nsw <4 x i32> %wide.masked.load12, %wide.masked.load 34 call void @llvm.masked.store.v4i32.p0v4i32(<4 x i32> %10, <4 x i32>* %lsr.iv1719, i32 4, <4 x i1> %8) 35 %scevgep = getelementptr i32, i32* %lsr.iv, i32 4 36 %scevgep15 = getelementptr i32, i32* %lsr.iv14, i32 4 37 %scevgep18 = getelementptr i32, i32* %lsr.iv17, i32 4 38 %11 = call i32 @llvm.loop.decrement.reg.i32.i32.i32(i32 %6, i32 1) 39 %12 = icmp ne i32 %11, 0 40 br i1 %12, label %vector.body, label %for.cond.cleanup 41 42 for.cond.cleanup: ; preds = %vector.body, %entry 43 ret void 44 } 45 declare i32 @llvm.start.loop.iterations.i32(i32) #1 46 declare <4 x i1> @llvm.arm.mve.vctp32(i32) #2 47 declare i32 @llvm.loop.decrement.reg.i32.i32.i32(i32, i32) #1 48 declare void @llvm.lifetime.start.p0i8(i64 immarg, i8* nocapture) #3 49 declare <4 x i32> @llvm.masked.load.v4i32.p0v4i32(<4 x i32>*, i32 immarg, <4 x i1>, <4 x i32>) #4 50 declare void @llvm.masked.store.v4i32.p0v4i32(<4 x i32>, <4 x i32>*, i32 immarg, <4 x i1>) #3 51 52... 53--- 54name: vctp_tsubi3 55alignment: 2 56exposesReturnsTwice: false 57legalized: false 58regBankSelected: false 59selected: false 60failedISel: false 61tracksRegLiveness: true 62hasWinCFI: false 63registers: [] 64liveins: 65 - { reg: '$r0', virtual-reg: '' } 66 - { reg: '$r1', virtual-reg: '' } 67 - { reg: '$r2', virtual-reg: '' } 68 - { reg: '$r3', virtual-reg: '' } 69frameInfo: 70 isFrameAddressTaken: false 71 isReturnAddressTaken: false 72 hasStackMap: false 73 hasPatchPoint: false 74 stackSize: 8 75 offsetAdjustment: 0 76 maxAlignment: 4 77 adjustsStack: false 78 hasCalls: false 79 stackProtector: '' 80 maxCallFrameSize: 0 81 cvBytesOfCalleeSavedRegisters: 0 82 hasOpaqueSPAdjustment: false 83 hasVAStart: false 84 hasMustTailInVarArgFunc: false 85 localFrameSize: 0 86 savePoint: '' 87 restorePoint: '' 88fixedStack: [] 89stack: 90 - { id: 0, name: '', type: spill-slot, offset: -4, size: 4, alignment: 4, 91 stack-id: default, callee-saved-register: '$lr', callee-saved-restored: false, 92 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' } 93 - { id: 1, name: '', type: spill-slot, offset: -8, size: 4, alignment: 4, 94 stack-id: default, callee-saved-register: '$r7', callee-saved-restored: true, 95 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' } 96callSites: [] 97constants: [] 98machineFunctionInfo: {} 99body: | 100 ; CHECK-LABEL: name: vctp_tsubi3 101 ; CHECK: bb.0.entry: 102 ; CHECK: successors: %bb.1(0x80000000) 103 ; CHECK: liveins: $lr, $r0, $r1, $r2, $r3, $r7 104 ; CHECK: frame-setup tPUSH 14 /* CC::al */, $noreg, killed $r7, killed $lr, implicit-def $sp, implicit $sp 105 ; CHECK: frame-setup CFI_INSTRUCTION def_cfa_offset 8 106 ; CHECK: frame-setup CFI_INSTRUCTION offset $lr, -4 107 ; CHECK: frame-setup CFI_INSTRUCTION offset $r7, -8 108 ; CHECK: tCMPi8 renamable $r3, 1, 14 /* CC::al */, $noreg, implicit-def $cpsr 109 ; CHECK: t2IT 11, 8, implicit-def $itstate 110 ; CHECK: tPOP_RET 11 /* CC::lt */, killed $cpsr, def $r7, def $pc, implicit killed $itstate 111 ; CHECK: bb.1.vector.ph: 112 ; CHECK: successors: %bb.2(0x80000000) 113 ; CHECK: liveins: $r0, $r1, $r2, $r3 114 ; CHECK: $lr = MVE_DLSTP_32 killed renamable $r3 115 ; CHECK: bb.2.vector.body: 116 ; CHECK: successors: %bb.2(0x7c000000), %bb.3(0x04000000) 117 ; CHECK: liveins: $lr, $r0, $r1, $r2 118 ; CHECK: renamable $r1, renamable $q0 = MVE_VLDRWU32_post killed renamable $r1, 16, 0, $noreg :: (load 16 from %ir.lsr.iv13, align 4) 119 ; CHECK: renamable $r2, renamable $q1 = MVE_VLDRWU32_post killed renamable $r2, 16, 0, $noreg :: (load 16 from %ir.lsr.iv1416, align 4) 120 ; CHECK: renamable $q0 = nsw MVE_VADDi32 killed renamable $q1, killed renamable $q0, 0, $noreg, undef renamable $q0 121 ; CHECK: renamable $r0 = MVE_VSTRWU32_post killed renamable $q0, killed renamable $r0, 16, 0, killed $noreg :: (store 16 into %ir.lsr.iv1719, align 4) 122 ; CHECK: $lr = MVE_LETP killed renamable $lr, %bb.2 123 ; CHECK: bb.3.for.cond.cleanup: 124 ; CHECK: tPOP_RET 14 /* CC::al */, $noreg, def $r7, def $pc 125 bb.0.entry: 126 successors: %bb.1(0x80000000) 127 liveins: $r0, $r1, $r2, $r3, $r7, $lr 128 129 frame-setup tPUSH 14, $noreg, killed $r7, killed $lr, implicit-def $sp, implicit $sp 130 frame-setup CFI_INSTRUCTION def_cfa_offset 8 131 frame-setup CFI_INSTRUCTION offset $lr, -4 132 frame-setup CFI_INSTRUCTION offset $r7, -8 133 tCMPi8 renamable $r3, 1, 14, $noreg, implicit-def $cpsr 134 t2IT 11, 8, implicit-def $itstate 135 tPOP_RET 11, killed $cpsr, def $r7, def $pc, implicit killed $itstate 136 137 bb.1.vector.ph: 138 successors: %bb.2(0x80000000) 139 liveins: $r0, $r1, $r2, $r3, $r7, $lr 140 141 renamable $r12 = t2ADDri renamable $r3, 3, 14, $noreg, $noreg 142 renamable $lr = t2MOVi 1, 14, $noreg, $noreg 143 renamable $r12 = t2BICri killed renamable $r12, 3, 14, $noreg, $noreg 144 renamable $r12 = t2SUBri killed renamable $r12, 4, 14, $noreg, $noreg 145 renamable $lr = nuw nsw t2ADDrs killed renamable $lr, killed renamable $r12, 19, 14, $noreg, $noreg 146 $lr = t2DoLoopStart renamable $lr 147 148 bb.2.vector.body: 149 successors: %bb.2(0x7c000000), %bb.3(0x04000000) 150 liveins: $lr, $r0, $r1, $r2, $r3 151 152 renamable $vpr = MVE_VCTP32 renamable $r3, 0, $noreg 153 MVE_VPST 4, implicit $vpr 154 renamable $r1, renamable $q0 = MVE_VLDRWU32_post killed renamable $r1, 16, 1, renamable $vpr :: (load 16 from %ir.lsr.iv13, align 4) 155 renamable $r2, renamable $q1 = MVE_VLDRWU32_post killed renamable $r2, 16, 1, renamable $vpr :: (load 16 from %ir.lsr.iv1416, align 4) 156 renamable $r3, dead $cpsr = tSUBi3 killed renamable $r3, 4, 14, $noreg 157 renamable $q0 = nsw MVE_VADDi32 killed renamable $q1, killed renamable $q0, 0, $noreg, undef renamable $q0 158 MVE_VPST 8, implicit $vpr 159 renamable $r0 = MVE_VSTRWU32_post killed renamable $q0, killed renamable $r0, 16, 1, killed renamable $vpr :: (store 16 into %ir.lsr.iv1719, align 4) 160 renamable $lr = t2LoopDec killed renamable $lr, 1 161 t2LoopEnd renamable $lr, %bb.2, implicit-def dead $cpsr 162 tB %bb.3, 14, $noreg 163 164 bb.3.for.cond.cleanup: 165 tPOP_RET 14, $noreg, def $r7, def $pc 166 167... 168