1 /* 2 * This file is auto-generated. Modifications will be lost. 3 * 4 * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/ 5 * for more information. 6 */ 7 #ifndef DRM_FOURCC_H 8 #define DRM_FOURCC_H 9 #include "drm.h" 10 #ifdef __cplusplus 11 extern "C" { 12 #endif 13 #define fourcc_code(a,b,c,d) ((__u32) (a) | ((__u32) (b) << 8) | ((__u32) (c) << 16) | ((__u32) (d) << 24)) 14 #define DRM_FORMAT_BIG_ENDIAN (1U << 31) 15 #define DRM_FORMAT_INVALID 0 16 #define DRM_FORMAT_C8 fourcc_code('C', '8', ' ', ' ') 17 #define DRM_FORMAT_R8 fourcc_code('R', '8', ' ', ' ') 18 #define DRM_FORMAT_R16 fourcc_code('R', '1', '6', ' ') 19 #define DRM_FORMAT_RG88 fourcc_code('R', 'G', '8', '8') 20 #define DRM_FORMAT_GR88 fourcc_code('G', 'R', '8', '8') 21 #define DRM_FORMAT_RG1616 fourcc_code('R', 'G', '3', '2') 22 #define DRM_FORMAT_GR1616 fourcc_code('G', 'R', '3', '2') 23 #define DRM_FORMAT_RGB332 fourcc_code('R', 'G', 'B', '8') 24 #define DRM_FORMAT_BGR233 fourcc_code('B', 'G', 'R', '8') 25 #define DRM_FORMAT_XRGB4444 fourcc_code('X', 'R', '1', '2') 26 #define DRM_FORMAT_XBGR4444 fourcc_code('X', 'B', '1', '2') 27 #define DRM_FORMAT_RGBX4444 fourcc_code('R', 'X', '1', '2') 28 #define DRM_FORMAT_BGRX4444 fourcc_code('B', 'X', '1', '2') 29 #define DRM_FORMAT_ARGB4444 fourcc_code('A', 'R', '1', '2') 30 #define DRM_FORMAT_ABGR4444 fourcc_code('A', 'B', '1', '2') 31 #define DRM_FORMAT_RGBA4444 fourcc_code('R', 'A', '1', '2') 32 #define DRM_FORMAT_BGRA4444 fourcc_code('B', 'A', '1', '2') 33 #define DRM_FORMAT_XRGB1555 fourcc_code('X', 'R', '1', '5') 34 #define DRM_FORMAT_XBGR1555 fourcc_code('X', 'B', '1', '5') 35 #define DRM_FORMAT_RGBX5551 fourcc_code('R', 'X', '1', '5') 36 #define DRM_FORMAT_BGRX5551 fourcc_code('B', 'X', '1', '5') 37 #define DRM_FORMAT_ARGB1555 fourcc_code('A', 'R', '1', '5') 38 #define DRM_FORMAT_ABGR1555 fourcc_code('A', 'B', '1', '5') 39 #define DRM_FORMAT_RGBA5551 fourcc_code('R', 'A', '1', '5') 40 #define DRM_FORMAT_BGRA5551 fourcc_code('B', 'A', '1', '5') 41 #define DRM_FORMAT_RGB565 fourcc_code('R', 'G', '1', '6') 42 #define DRM_FORMAT_BGR565 fourcc_code('B', 'G', '1', '6') 43 #define DRM_FORMAT_RGB888 fourcc_code('R', 'G', '2', '4') 44 #define DRM_FORMAT_BGR888 fourcc_code('B', 'G', '2', '4') 45 #define DRM_FORMAT_XRGB8888 fourcc_code('X', 'R', '2', '4') 46 #define DRM_FORMAT_XBGR8888 fourcc_code('X', 'B', '2', '4') 47 #define DRM_FORMAT_RGBX8888 fourcc_code('R', 'X', '2', '4') 48 #define DRM_FORMAT_BGRX8888 fourcc_code('B', 'X', '2', '4') 49 #define DRM_FORMAT_ARGB8888 fourcc_code('A', 'R', '2', '4') 50 #define DRM_FORMAT_ABGR8888 fourcc_code('A', 'B', '2', '4') 51 #define DRM_FORMAT_RGBA8888 fourcc_code('R', 'A', '2', '4') 52 #define DRM_FORMAT_BGRA8888 fourcc_code('B', 'A', '2', '4') 53 #define DRM_FORMAT_XRGB2101010 fourcc_code('X', 'R', '3', '0') 54 #define DRM_FORMAT_XBGR2101010 fourcc_code('X', 'B', '3', '0') 55 #define DRM_FORMAT_RGBX1010102 fourcc_code('R', 'X', '3', '0') 56 #define DRM_FORMAT_BGRX1010102 fourcc_code('B', 'X', '3', '0') 57 #define DRM_FORMAT_ARGB2101010 fourcc_code('A', 'R', '3', '0') 58 #define DRM_FORMAT_ABGR2101010 fourcc_code('A', 'B', '3', '0') 59 #define DRM_FORMAT_RGBA1010102 fourcc_code('R', 'A', '3', '0') 60 #define DRM_FORMAT_BGRA1010102 fourcc_code('B', 'A', '3', '0') 61 #define DRM_FORMAT_XRGB16161616 fourcc_code('X', 'R', '4', '8') 62 #define DRM_FORMAT_XBGR16161616 fourcc_code('X', 'B', '4', '8') 63 #define DRM_FORMAT_ARGB16161616 fourcc_code('A', 'R', '4', '8') 64 #define DRM_FORMAT_ABGR16161616 fourcc_code('A', 'B', '4', '8') 65 #define DRM_FORMAT_XRGB16161616F fourcc_code('X', 'R', '4', 'H') 66 #define DRM_FORMAT_XBGR16161616F fourcc_code('X', 'B', '4', 'H') 67 #define DRM_FORMAT_ARGB16161616F fourcc_code('A', 'R', '4', 'H') 68 #define DRM_FORMAT_ABGR16161616F fourcc_code('A', 'B', '4', 'H') 69 #define DRM_FORMAT_AXBXGXRX106106106106 fourcc_code('A', 'B', '1', '0') 70 #define DRM_FORMAT_YUYV fourcc_code('Y', 'U', 'Y', 'V') 71 #define DRM_FORMAT_YVYU fourcc_code('Y', 'V', 'Y', 'U') 72 #define DRM_FORMAT_UYVY fourcc_code('U', 'Y', 'V', 'Y') 73 #define DRM_FORMAT_VYUY fourcc_code('V', 'Y', 'U', 'Y') 74 #define DRM_FORMAT_AYUV fourcc_code('A', 'Y', 'U', 'V') 75 #define DRM_FORMAT_XYUV8888 fourcc_code('X', 'Y', 'U', 'V') 76 #define DRM_FORMAT_VUY888 fourcc_code('V', 'U', '2', '4') 77 #define DRM_FORMAT_VUY101010 fourcc_code('V', 'U', '3', '0') 78 #define DRM_FORMAT_Y210 fourcc_code('Y', '2', '1', '0') 79 #define DRM_FORMAT_Y212 fourcc_code('Y', '2', '1', '2') 80 #define DRM_FORMAT_Y216 fourcc_code('Y', '2', '1', '6') 81 #define DRM_FORMAT_Y410 fourcc_code('Y', '4', '1', '0') 82 #define DRM_FORMAT_Y412 fourcc_code('Y', '4', '1', '2') 83 #define DRM_FORMAT_Y416 fourcc_code('Y', '4', '1', '6') 84 #define DRM_FORMAT_XVYU2101010 fourcc_code('X', 'V', '3', '0') 85 #define DRM_FORMAT_XVYU12_16161616 fourcc_code('X', 'V', '3', '6') 86 #define DRM_FORMAT_XVYU16161616 fourcc_code('X', 'V', '4', '8') 87 #define DRM_FORMAT_Y0L0 fourcc_code('Y', '0', 'L', '0') 88 #define DRM_FORMAT_X0L0 fourcc_code('X', '0', 'L', '0') 89 #define DRM_FORMAT_Y0L2 fourcc_code('Y', '0', 'L', '2') 90 #define DRM_FORMAT_X0L2 fourcc_code('X', '0', 'L', '2') 91 #define DRM_FORMAT_YUV420_8BIT fourcc_code('Y', 'U', '0', '8') 92 #define DRM_FORMAT_YUV420_10BIT fourcc_code('Y', 'U', '1', '0') 93 #define DRM_FORMAT_XRGB8888_A8 fourcc_code('X', 'R', 'A', '8') 94 #define DRM_FORMAT_XBGR8888_A8 fourcc_code('X', 'B', 'A', '8') 95 #define DRM_FORMAT_RGBX8888_A8 fourcc_code('R', 'X', 'A', '8') 96 #define DRM_FORMAT_BGRX8888_A8 fourcc_code('B', 'X', 'A', '8') 97 #define DRM_FORMAT_RGB888_A8 fourcc_code('R', '8', 'A', '8') 98 #define DRM_FORMAT_BGR888_A8 fourcc_code('B', '8', 'A', '8') 99 #define DRM_FORMAT_RGB565_A8 fourcc_code('R', '5', 'A', '8') 100 #define DRM_FORMAT_BGR565_A8 fourcc_code('B', '5', 'A', '8') 101 #define DRM_FORMAT_NV12 fourcc_code('N', 'V', '1', '2') 102 #define DRM_FORMAT_NV21 fourcc_code('N', 'V', '2', '1') 103 #define DRM_FORMAT_NV16 fourcc_code('N', 'V', '1', '6') 104 #define DRM_FORMAT_NV61 fourcc_code('N', 'V', '6', '1') 105 #define DRM_FORMAT_NV24 fourcc_code('N', 'V', '2', '4') 106 #define DRM_FORMAT_NV42 fourcc_code('N', 'V', '4', '2') 107 #define DRM_FORMAT_NV15 fourcc_code('N', 'V', '1', '5') 108 #define DRM_FORMAT_P210 fourcc_code('P', '2', '1', '0') 109 #define DRM_FORMAT_P010 fourcc_code('P', '0', '1', '0') 110 #define DRM_FORMAT_P012 fourcc_code('P', '0', '1', '2') 111 #define DRM_FORMAT_P016 fourcc_code('P', '0', '1', '6') 112 #define DRM_FORMAT_P030 fourcc_code('P', '0', '3', '0') 113 #define DRM_FORMAT_Q410 fourcc_code('Q', '4', '1', '0') 114 #define DRM_FORMAT_Q401 fourcc_code('Q', '4', '0', '1') 115 #define DRM_FORMAT_YUV410 fourcc_code('Y', 'U', 'V', '9') 116 #define DRM_FORMAT_YVU410 fourcc_code('Y', 'V', 'U', '9') 117 #define DRM_FORMAT_YUV411 fourcc_code('Y', 'U', '1', '1') 118 #define DRM_FORMAT_YVU411 fourcc_code('Y', 'V', '1', '1') 119 #define DRM_FORMAT_YUV420 fourcc_code('Y', 'U', '1', '2') 120 #define DRM_FORMAT_YVU420 fourcc_code('Y', 'V', '1', '2') 121 #define DRM_FORMAT_YUV422 fourcc_code('Y', 'U', '1', '6') 122 #define DRM_FORMAT_YVU422 fourcc_code('Y', 'V', '1', '6') 123 #define DRM_FORMAT_YUV444 fourcc_code('Y', 'U', '2', '4') 124 #define DRM_FORMAT_YVU444 fourcc_code('Y', 'V', '2', '4') 125 #define DRM_FORMAT_MOD_VENDOR_NONE 0 126 #define DRM_FORMAT_MOD_VENDOR_INTEL 0x01 127 #define DRM_FORMAT_MOD_VENDOR_AMD 0x02 128 #define DRM_FORMAT_MOD_VENDOR_NVIDIA 0x03 129 #define DRM_FORMAT_MOD_VENDOR_SAMSUNG 0x04 130 #define DRM_FORMAT_MOD_VENDOR_QCOM 0x05 131 #define DRM_FORMAT_MOD_VENDOR_VIVANTE 0x06 132 #define DRM_FORMAT_MOD_VENDOR_BROADCOM 0x07 133 #define DRM_FORMAT_MOD_VENDOR_ARM 0x08 134 #define DRM_FORMAT_MOD_VENDOR_ALLWINNER 0x09 135 #define DRM_FORMAT_MOD_VENDOR_AMLOGIC 0x0a 136 #define DRM_FORMAT_RESERVED ((1ULL << 56) - 1) 137 #define fourcc_mod_code(vendor,val) ((((__u64) DRM_FORMAT_MOD_VENDOR_ ##vendor) << 56) | ((val) & 0x00ffffffffffffffULL)) 138 #define DRM_FORMAT_MOD_GENERIC_16_16_TILE DRM_FORMAT_MOD_SAMSUNG_16_16_TILE 139 #define DRM_FORMAT_MOD_INVALID fourcc_mod_code(NONE, DRM_FORMAT_RESERVED) 140 #define DRM_FORMAT_MOD_LINEAR fourcc_mod_code(NONE, 0) 141 #define DRM_FORMAT_MOD_NONE 0 142 #define I915_FORMAT_MOD_X_TILED fourcc_mod_code(INTEL, 1) 143 #define I915_FORMAT_MOD_Y_TILED fourcc_mod_code(INTEL, 2) 144 #define I915_FORMAT_MOD_Yf_TILED fourcc_mod_code(INTEL, 3) 145 #define I915_FORMAT_MOD_Y_TILED_CCS fourcc_mod_code(INTEL, 4) 146 #define I915_FORMAT_MOD_Yf_TILED_CCS fourcc_mod_code(INTEL, 5) 147 #define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS fourcc_mod_code(INTEL, 6) 148 #define I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS fourcc_mod_code(INTEL, 7) 149 #define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS_CC fourcc_mod_code(INTEL, 8) 150 #define DRM_FORMAT_MOD_SAMSUNG_64_32_TILE fourcc_mod_code(SAMSUNG, 1) 151 #define DRM_FORMAT_MOD_SAMSUNG_16_16_TILE fourcc_mod_code(SAMSUNG, 2) 152 #define DRM_FORMAT_MOD_QCOM_COMPRESSED fourcc_mod_code(QCOM, 1) 153 #define DRM_FORMAT_MOD_VIVANTE_TILED fourcc_mod_code(VIVANTE, 1) 154 #define DRM_FORMAT_MOD_VIVANTE_SUPER_TILED fourcc_mod_code(VIVANTE, 2) 155 #define DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED fourcc_mod_code(VIVANTE, 3) 156 #define DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED fourcc_mod_code(VIVANTE, 4) 157 #define DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED fourcc_mod_code(NVIDIA, 1) 158 #define DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(c,s,g,k,h) fourcc_mod_code(NVIDIA, (0x10 | ((h) & 0xf) | (((k) & 0xff) << 12) | (((g) & 0x3) << 20) | (((s) & 0x1) << 22) | (((c) & 0x7) << 23))) 159 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(v) DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 0, 0, 0, (v)) 160 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_ONE_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0) 161 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_TWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1) 162 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_FOUR_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2) 163 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_EIGHT_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3) 164 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_SIXTEEN_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4) 165 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_THIRTYTWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5) 166 #define __fourcc_mod_broadcom_param_shift 8 167 #define __fourcc_mod_broadcom_param_bits 48 168 #define fourcc_mod_broadcom_code(val,params) fourcc_mod_code(BROADCOM, ((((__u64) params) << __fourcc_mod_broadcom_param_shift) | val)) 169 #define fourcc_mod_broadcom_param(m) ((int) (((m) >> __fourcc_mod_broadcom_param_shift) & ((1ULL << __fourcc_mod_broadcom_param_bits) - 1))) 170 #define fourcc_mod_broadcom_mod(m) ((m) & ~(((1ULL << __fourcc_mod_broadcom_param_bits) - 1) << __fourcc_mod_broadcom_param_shift)) 171 #define DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED fourcc_mod_code(BROADCOM, 1) 172 #define DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(v) fourcc_mod_broadcom_code(2, v) 173 #define DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(v) fourcc_mod_broadcom_code(3, v) 174 #define DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(v) fourcc_mod_broadcom_code(4, v) 175 #define DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(v) fourcc_mod_broadcom_code(5, v) 176 #define DRM_FORMAT_MOD_BROADCOM_SAND32 DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(0) 177 #define DRM_FORMAT_MOD_BROADCOM_SAND64 DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(0) 178 #define DRM_FORMAT_MOD_BROADCOM_SAND128 DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(0) 179 #define DRM_FORMAT_MOD_BROADCOM_SAND256 DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(0) 180 #define DRM_FORMAT_MOD_BROADCOM_UIF fourcc_mod_code(BROADCOM, 6) 181 #define DRM_FORMAT_MOD_ARM_CODE(__type,__val) fourcc_mod_code(ARM, ((__u64) (__type) << 52) | ((__val) & 0x000fffffffffffffULL)) 182 #define DRM_FORMAT_MOD_ARM_TYPE_AFBC 0x00 183 #define DRM_FORMAT_MOD_ARM_TYPE_MISC 0x01 184 #define DRM_FORMAT_MOD_ARM_AFBC(__afbc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFBC, __afbc_mode) 185 #define AFBC_FORMAT_MOD_BLOCK_SIZE_MASK 0xf 186 #define AFBC_FORMAT_MOD_BLOCK_SIZE_16x16 (1ULL) 187 #define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8 (2ULL) 188 #define AFBC_FORMAT_MOD_BLOCK_SIZE_64x4 (3ULL) 189 #define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8_64x4 (4ULL) 190 #define AFBC_FORMAT_MOD_YTR (1ULL << 4) 191 #define AFBC_FORMAT_MOD_SPLIT (1ULL << 5) 192 #define AFBC_FORMAT_MOD_SPARSE (1ULL << 6) 193 #define AFBC_FORMAT_MOD_CBR (1ULL << 7) 194 #define AFBC_FORMAT_MOD_TILED (1ULL << 8) 195 #define AFBC_FORMAT_MOD_SC (1ULL << 9) 196 #define AFBC_FORMAT_MOD_DB (1ULL << 10) 197 #define AFBC_FORMAT_MOD_BCH (1ULL << 11) 198 #define AFBC_FORMAT_MOD_USM (1ULL << 12) 199 #define DRM_FORMAT_MOD_ARM_TYPE_AFRC 0x02 200 #define DRM_FORMAT_MOD_ARM_AFRC(__afrc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFRC, __afrc_mode) 201 #define AFRC_FORMAT_MOD_CU_SIZE_MASK 0xf 202 #define AFRC_FORMAT_MOD_CU_SIZE_16 (1ULL) 203 #define AFRC_FORMAT_MOD_CU_SIZE_24 (2ULL) 204 #define AFRC_FORMAT_MOD_CU_SIZE_32 (3ULL) 205 #define AFRC_FORMAT_MOD_CU_SIZE_P0(__afrc_cu_size) (__afrc_cu_size) 206 #define AFRC_FORMAT_MOD_CU_SIZE_P12(__afrc_cu_size) ((__afrc_cu_size) << 4) 207 #define AFRC_FORMAT_MOD_LAYOUT_SCAN (1ULL << 8) 208 #define DRM_FORMAT_MOD_ARM_16X16_BLOCK_U_INTERLEAVED DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_MISC, 1ULL) 209 #define DRM_FORMAT_MOD_ALLWINNER_TILED fourcc_mod_code(ALLWINNER, 1) 210 #define __fourcc_mod_amlogic_layout_mask 0xff 211 #define __fourcc_mod_amlogic_options_shift 8 212 #define __fourcc_mod_amlogic_options_mask 0xff 213 #define DRM_FORMAT_MOD_AMLOGIC_FBC(__layout,__options) fourcc_mod_code(AMLOGIC, ((__layout) & __fourcc_mod_amlogic_layout_mask) | (((__options) & __fourcc_mod_amlogic_options_mask) << __fourcc_mod_amlogic_options_shift)) 214 #define AMLOGIC_FBC_LAYOUT_BASIC (1ULL) 215 #define AMLOGIC_FBC_LAYOUT_SCATTER (2ULL) 216 #define AMLOGIC_FBC_OPTION_MEM_SAVING (1ULL << 0) 217 #define AMD_FMT_MOD fourcc_mod_code(AMD, 0) 218 #define IS_AMD_FMT_MOD(val) (((val) >> 56) == DRM_FORMAT_MOD_VENDOR_AMD) 219 #define AMD_FMT_MOD_TILE_VER_GFX9 1 220 #define AMD_FMT_MOD_TILE_VER_GFX10 2 221 #define AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS 3 222 #define AMD_FMT_MOD_TILE_GFX9_64K_S 9 223 #define AMD_FMT_MOD_TILE_GFX9_64K_D 10 224 #define AMD_FMT_MOD_TILE_GFX9_64K_S_X 25 225 #define AMD_FMT_MOD_TILE_GFX9_64K_D_X 26 226 #define AMD_FMT_MOD_TILE_GFX9_64K_R_X 27 227 #define AMD_FMT_MOD_DCC_BLOCK_64B 0 228 #define AMD_FMT_MOD_DCC_BLOCK_128B 1 229 #define AMD_FMT_MOD_DCC_BLOCK_256B 2 230 #define AMD_FMT_MOD_TILE_VERSION_SHIFT 0 231 #define AMD_FMT_MOD_TILE_VERSION_MASK 0xFF 232 #define AMD_FMT_MOD_TILE_SHIFT 8 233 #define AMD_FMT_MOD_TILE_MASK 0x1F 234 #define AMD_FMT_MOD_DCC_SHIFT 13 235 #define AMD_FMT_MOD_DCC_MASK 0x1 236 #define AMD_FMT_MOD_DCC_RETILE_SHIFT 14 237 #define AMD_FMT_MOD_DCC_RETILE_MASK 0x1 238 #define AMD_FMT_MOD_DCC_PIPE_ALIGN_SHIFT 15 239 #define AMD_FMT_MOD_DCC_PIPE_ALIGN_MASK 0x1 240 #define AMD_FMT_MOD_DCC_INDEPENDENT_64B_SHIFT 16 241 #define AMD_FMT_MOD_DCC_INDEPENDENT_64B_MASK 0x1 242 #define AMD_FMT_MOD_DCC_INDEPENDENT_128B_SHIFT 17 243 #define AMD_FMT_MOD_DCC_INDEPENDENT_128B_MASK 0x1 244 #define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_SHIFT 18 245 #define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_MASK 0x3 246 #define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_SHIFT 20 247 #define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_MASK 0x1 248 #define AMD_FMT_MOD_PIPE_XOR_BITS_SHIFT 21 249 #define AMD_FMT_MOD_PIPE_XOR_BITS_MASK 0x7 250 #define AMD_FMT_MOD_BANK_XOR_BITS_SHIFT 24 251 #define AMD_FMT_MOD_BANK_XOR_BITS_MASK 0x7 252 #define AMD_FMT_MOD_PACKERS_SHIFT 27 253 #define AMD_FMT_MOD_PACKERS_MASK 0x7 254 #define AMD_FMT_MOD_RB_SHIFT 30 255 #define AMD_FMT_MOD_RB_MASK 0x7 256 #define AMD_FMT_MOD_PIPE_SHIFT 33 257 #define AMD_FMT_MOD_PIPE_MASK 0x7 258 #define AMD_FMT_MOD_SET(field,value) ((__u64) (value) << AMD_FMT_MOD_ ##field ##_SHIFT) 259 #define AMD_FMT_MOD_GET(field,value) (((value) >> AMD_FMT_MOD_ ##field ##_SHIFT) & AMD_FMT_MOD_ ##field ##_MASK) 260 #define AMD_FMT_MOD_CLEAR(field) (~((__u64) AMD_FMT_MOD_ ##field ##_MASK << AMD_FMT_MOD_ ##field ##_SHIFT)) 261 #ifdef __cplusplus 262 } 263 #endif 264 #endif 265