/external/valgrind/none/tests/mips32/ |
D | MoveIns.stdout.exp-BE | 114 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1 115 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0 116 movf $t0, $t1, $fcc0 :: out: 0x22b, RDval: 0x22b, RSval: 0xffffffff, cc: 1 117 movf $t0, $t1, $fcc0 :: out: 0x5, RDval: 0x0, RSval: 0x5, cc: 0 118 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1 119 movf $t0, $t1, $fcc0 :: out: 0x19, RDval: 0xffffffff, RSval: 0x19, cc: 0 120 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0x0, cc: 1 121 movf $t0, $t1, $fcc0 :: out: 0x42, RDval: 0xffffffff, RSval: 0x42, cc: 0 122 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0x0, RSval: 0xffffffff, cc: 1 123 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0 [all …]
|
D | MoveIns.stdout.exp | 114 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1 115 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0 116 movf $t0, $t1, $fcc0 :: out: 0x22b, RDval: 0x22b, RSval: 0xffffffff, cc: 1 117 movf $t0, $t1, $fcc0 :: out: 0x5, RDval: 0x0, RSval: 0x5, cc: 0 118 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1 119 movf $t0, $t1, $fcc0 :: out: 0x19, RDval: 0xffffffff, RSval: 0x19, cc: 0 120 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0x0, cc: 1 121 movf $t0, $t1, $fcc0 :: out: 0x42, RDval: 0xffffffff, RSval: 0x42, cc: 0 122 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0x0, RSval: 0xffffffff, cc: 1 123 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0 [all …]
|
/external/valgrind/none/tests/mips64/ |
D | move_instructions.stdout.exp-BE | 1026 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1027 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1028 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1029 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1030 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1031 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1032 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1033 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1034 movf.s $f4, $f6, $fcc0 :: out: 0xc8a9da0f, cc: 0 1035 movf.s $f4, $f6, $fcc0 :: out: 0xbf800000, cc: 0 [all …]
|
D | move_instructions.stdout.exp-LE | 1026 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1027 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1028 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1029 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1030 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1031 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1032 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1033 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1 1034 movf.s $f4, $f6, $fcc0 :: out: 0xc8a9da0f, cc: 0 1035 movf.s $f4, $f6, $fcc0 :: out: 0xbf800000, cc: 0 [all …]
|
/external/llvm/test/MC/Mips/mips3/ |
D | invalid-mips4.s | 12 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 13 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 14 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 15 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 16 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 17 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
D | invalid-mips5.s | 13 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 14 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 15 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 16 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 17 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 18 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
/external/llvm/test/MC/Mips/ |
D | micromips-movcond-instructions.s | 15 # CHECK-EL: movf $9, $6, $fcc0 # encoding: [0x26,0x55,0x7b,0x01] 22 # CHECK-EB: movf $9, $6, $fcc0 # encoding: [0x55,0x26,0x01,0x7b] 26 movf $9, $6, $fcc0
|
D | mips-fpu-instructions.s | 163 # CHECK: movf $2, $1, $fcc0 # encoding: [0x01,0x10,0x20,0x00] 166 # CHECK: movf.d $f4, $f6, $fcc2 # encoding: [0x11,0x31,0x28,0x46] 167 # CHECK: movf.s $f4, $f6, $fcc5 # encoding: [0x11,0x31,0x14,0x46] 198 movf $2, $1, $fcc0 201 movf.d $f4, $f6, $fcc2 202 movf.s $f4, $f6, $fcc5
|
D | micromips-fpu-instructions.s | 64 # CHECK-EL: movf.s $f4, $f6, $fcc0 # encoding: [0x86,0x54,0x20,0x00] 65 # CHECK-EL: movf.d $f4, $f6, $fcc0 # encoding: [0x86,0x54,0x20,0x02] 129 # CHECK-EB: movf.s $f4, $f6, $fcc0 # encoding: [0x54,0x86,0x00,0x20] 130 # CHECK-EB: movf.d $f4, $f6, $fcc0 # encoding: [0x54,0x86,0x02,0x20] 190 movf.s $f4, $f6, $fcc0 191 movf.d $f4, $f6, $fcc0
|
/external/llvm/test/CodeGen/Mips/ |
D | fcmp.ll | 30 ; 32-C: movf $2, $zero, $fcc0 34 ; 64-C: movf $2, $zero, $fcc0 102 ; 32-C: movf $2, $zero, $fcc0 106 ; 64-C: movf $2, $zero, $fcc0 126 ; 32-C: movf $2, $zero, $fcc0 130 ; 64-C: movf $2, $zero, $fcc0 202 ; 32-C: movf $2, $zero, $fcc0 206 ; 64-C: movf $2, $zero, $fcc0 274 ; 32-C: movf $2, $zero, $fcc0 278 ; 64-C: movf $2, $zero, $fcc0 [all …]
|
D | select.ll | 281 ; 32: movf.s $f14, $f12, $fcc0 287 ; 32R2: movf.s $f14, $f12, $fcc0 296 ; 64: movf.s $f13, $f12, $fcc0 300 ; 64R2: movf.s $f13, $f12, $fcc0 318 ; 32: movf.d $f14, $f12, $fcc0 324 ; 32R2: movf.d $f14, $f12, $fcc0 333 ; 64: movf.d $f13, $f12, $fcc0 337 ; 64R2: movf.d $f13, $f12, $fcc0 429 ; 32: movf.d $f14, $f12, $fcc0 435 ; 32R2: movf.d $f14, $f12, $fcc0 [all …]
|
/external/llvm/test/MC/Mips/mips2/ |
D | invalid-mips32.s | 22 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 23 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 24 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 25 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 26 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 27 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
D | invalid-mips32r2.s | 31 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 32 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 33 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 34 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 35 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 36 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
D | invalid-mips5.s | 50 …movf $gp,$a0,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 51 … movf $gp,$a0,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 52 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 53 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 54 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 55 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
D | invalid-mips4.s | 51 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 52 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 53 …movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 54 … movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 55 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur… 56 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
/external/llvm/test/MC/Mips/mips32r6/ |
D | invalid-mips32.s | 14 …movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe… 15 …movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe… 16 …movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
|
/external/llvm/test/CodeGen/Mips/Fast-ISel/ |
D | fpcmpa.ll | 47 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0 88 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0 128 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0 168 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0 208 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0 248 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
|
/external/llvm/test/CodeGen/Mips/llvm-ir/ |
D | select.ll | 396 ; CMOV-32: movf.s $f14, $f12, $fcc0 403 ; CMOV-64: movf.s $f13, $f12, $fcc0 428 ; CMOV-32: movf.s $f14, $f12, $fcc0 435 ; CMOV-64: movf.s $f13, $f12, $fcc0 492 ; CMOV-32: movf.s $f14, $f12, $fcc0 502 ; CMOV-64: movf.s $f13, $f12, $fcc0 595 ; CMOV-32: movf.d $f14, $f12, $fcc0 602 ; CMOV-64: movf.d $f13, $f12, $fcc0 627 ; CMOV-32: movf.d $f14, $f12, $fcc0 634 ; CMOV-64: movf.d $f13, $f12, $fcc0 [all …]
|
/external/llvm/test/MC/Mips/mips1/ |
D | invalid-mips4.s | 55 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 56 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 57 …movf.d $f6,$f10,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 58 … movf.d $f6,$f10,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 59 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 60 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
D | invalid-mips5.s | 54 …movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 55 … movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 56 …movf.d $f6,$f10,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 57 … movf.d $f6,$f10,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction 58 …movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat… 59 … movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
|
/external/v8/test/cctest/ |
D | test-disasm-mips.cc | 484 COMPARE(movf(a0, a1, 0), in TEST() 486 COMPARE(movf(s0, s1, 4), in TEST() 488 COMPARE(movf(t2, t3, 5), in TEST() 490 COMPARE(movf(v0, v1, 6), in TEST()
|
D | test-disasm-mips64.cc | 635 COMPARE(movf(a0, a1, 0), in TEST() 637 COMPARE(movf(s0, s1, 4), in TEST() 639 COMPARE(movf(a6, a7, 5), in TEST() 641 COMPARE(movf(v0, v1, 6), in TEST()
|
/external/llvm/test/MC/Mips/mips64r6/ |
D | invalid-mips64.s | 26 …movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe… 27 …movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe… 28 …movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
|
/external/llvm/lib/Target/Mips/ |
D | MipsCondMov.td | 174 def MOVF_I : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF, MipsCMovFP_F>, 178 def MOVF_I64 : CMov_F_I_FT<"movf", GPR64Opnd, II_MOVF, MipsCMovFP_F>, 184 def MOVF_S : MMRel, CMov_F_F_FT<"movf.s", FGR32Opnd, II_MOVF_S, MipsCMovFP_F>, 190 def MOVF_D32 : MMRel, CMov_F_F_FT<"movf.d", AFGR64Opnd, II_MOVF_D, 197 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64Opnd, II_MOVF_D, MipsCMovFP_F>,
|
/external/llvm/test/MC/Mips/mips32/ |
D | valid.s | 101 movf $gp,$8,$fcc7 102 movf.d $f6,$f11,$fcc5 103 movf.s $f23,$f5,$fcc6
|