Home
last modified time | relevance | path

Searched refs:movf (Results 1 – 25 of 60) sorted by relevance

123

/external/valgrind/none/tests/mips32/
DMoveIns.stdout.exp-BE114 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1
115 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0
116 movf $t0, $t1, $fcc0 :: out: 0x22b, RDval: 0x22b, RSval: 0xffffffff, cc: 1
117 movf $t0, $t1, $fcc0 :: out: 0x5, RDval: 0x0, RSval: 0x5, cc: 0
118 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1
119 movf $t0, $t1, $fcc0 :: out: 0x19, RDval: 0xffffffff, RSval: 0x19, cc: 0
120 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0x0, cc: 1
121 movf $t0, $t1, $fcc0 :: out: 0x42, RDval: 0xffffffff, RSval: 0x42, cc: 0
122 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0x0, RSval: 0xffffffff, cc: 1
123 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0
[all …]
DMoveIns.stdout.exp114 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1
115 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0
116 movf $t0, $t1, $fcc0 :: out: 0x22b, RDval: 0x22b, RSval: 0xffffffff, cc: 1
117 movf $t0, $t1, $fcc0 :: out: 0x5, RDval: 0x0, RSval: 0x5, cc: 0
118 movf $t0, $t1, $fcc0 :: out: 0x0, RDval: 0x0, RSval: 0xffffffff, cc: 1
119 movf $t0, $t1, $fcc0 :: out: 0x19, RDval: 0xffffffff, RSval: 0x19, cc: 0
120 movf $t0, $t1, $fcc0 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0x0, cc: 1
121 movf $t0, $t1, $fcc0 :: out: 0x42, RDval: 0xffffffff, RSval: 0x42, cc: 0
122 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0x0, RSval: 0xffffffff, cc: 1
123 movf $t0, $t1, $fcc4 :: out: 0xffffffff, RDval: 0xffffffff, RSval: 0xffffffff, cc: 0
[all …]
/external/valgrind/none/tests/mips64/
Dmove_instructions.stdout.exp-BE1026 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1027 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1028 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1029 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1030 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1031 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1032 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1033 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1034 movf.s $f4, $f6, $fcc0 :: out: 0xc8a9da0f, cc: 0
1035 movf.s $f4, $f6, $fcc0 :: out: 0xbf800000, cc: 0
[all …]
Dmove_instructions.stdout.exp-LE1026 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1027 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1028 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1029 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1030 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1031 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1032 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1033 movf.s $f4, $f6, $fcc0 :: out: 0x0, cc: 1
1034 movf.s $f4, $f6, $fcc0 :: out: 0xc8a9da0f, cc: 0
1035 movf.s $f4, $f6, $fcc0 :: out: 0xbf800000, cc: 0
[all …]
/external/llvm/test/MC/Mips/mips3/
Dinvalid-mips4.s12movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
13movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
14movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
15movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
16movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
17movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
Dinvalid-mips5.s13movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
14movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
15movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
16movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
17movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
18movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
/external/llvm/test/MC/Mips/
Dmicromips-movcond-instructions.s15 # CHECK-EL: movf $9, $6, $fcc0 # encoding: [0x26,0x55,0x7b,0x01]
22 # CHECK-EB: movf $9, $6, $fcc0 # encoding: [0x55,0x26,0x01,0x7b]
26 movf $9, $6, $fcc0
Dmips-fpu-instructions.s163 # CHECK: movf $2, $1, $fcc0 # encoding: [0x01,0x10,0x20,0x00]
166 # CHECK: movf.d $f4, $f6, $fcc2 # encoding: [0x11,0x31,0x28,0x46]
167 # CHECK: movf.s $f4, $f6, $fcc5 # encoding: [0x11,0x31,0x14,0x46]
198 movf $2, $1, $fcc0
201 movf.d $f4, $f6, $fcc2
202 movf.s $f4, $f6, $fcc5
Dmicromips-fpu-instructions.s64 # CHECK-EL: movf.s $f4, $f6, $fcc0 # encoding: [0x86,0x54,0x20,0x00]
65 # CHECK-EL: movf.d $f4, $f6, $fcc0 # encoding: [0x86,0x54,0x20,0x02]
129 # CHECK-EB: movf.s $f4, $f6, $fcc0 # encoding: [0x54,0x86,0x00,0x20]
130 # CHECK-EB: movf.d $f4, $f6, $fcc0 # encoding: [0x54,0x86,0x02,0x20]
190 movf.s $f4, $f6, $fcc0
191 movf.d $f4, $f6, $fcc0
/external/llvm/test/CodeGen/Mips/
Dfcmp.ll30 ; 32-C: movf $2, $zero, $fcc0
34 ; 64-C: movf $2, $zero, $fcc0
102 ; 32-C: movf $2, $zero, $fcc0
106 ; 64-C: movf $2, $zero, $fcc0
126 ; 32-C: movf $2, $zero, $fcc0
130 ; 64-C: movf $2, $zero, $fcc0
202 ; 32-C: movf $2, $zero, $fcc0
206 ; 64-C: movf $2, $zero, $fcc0
274 ; 32-C: movf $2, $zero, $fcc0
278 ; 64-C: movf $2, $zero, $fcc0
[all …]
Dselect.ll281 ; 32: movf.s $f14, $f12, $fcc0
287 ; 32R2: movf.s $f14, $f12, $fcc0
296 ; 64: movf.s $f13, $f12, $fcc0
300 ; 64R2: movf.s $f13, $f12, $fcc0
318 ; 32: movf.d $f14, $f12, $fcc0
324 ; 32R2: movf.d $f14, $f12, $fcc0
333 ; 64: movf.d $f13, $f12, $fcc0
337 ; 64R2: movf.d $f13, $f12, $fcc0
429 ; 32: movf.d $f14, $f12, $fcc0
435 ; 32R2: movf.d $f14, $f12, $fcc0
[all …]
/external/llvm/test/MC/Mips/mips2/
Dinvalid-mips32.s22movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
23movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
24movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
25movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
26movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
27movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
Dinvalid-mips32r2.s31movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
32movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
33movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
34movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
35movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
36movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
Dinvalid-mips5.s50movf $gp,$a0,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
51movf $gp,$a0,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
52movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
53movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
54movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
55movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
Dinvalid-mips4.s51movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
52movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
53movf.d $f6,$f11,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
54movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
55movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU featur…
56movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
/external/llvm/test/MC/Mips/mips32r6/
Dinvalid-mips32.s14movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
15movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
16movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
/external/llvm/test/CodeGen/Mips/Fast-ISel/
Dfpcmpa.ll47 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
88 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
128 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
168 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
208 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
248 ; CHECK: movf $[[REG_ZERO]], $[[REG_ONE]], $fcc0
/external/llvm/test/CodeGen/Mips/llvm-ir/
Dselect.ll396 ; CMOV-32: movf.s $f14, $f12, $fcc0
403 ; CMOV-64: movf.s $f13, $f12, $fcc0
428 ; CMOV-32: movf.s $f14, $f12, $fcc0
435 ; CMOV-64: movf.s $f13, $f12, $fcc0
492 ; CMOV-32: movf.s $f14, $f12, $fcc0
502 ; CMOV-64: movf.s $f13, $f12, $fcc0
595 ; CMOV-32: movf.d $f14, $f12, $fcc0
602 ; CMOV-64: movf.d $f13, $f12, $fcc0
627 ; CMOV-32: movf.d $f14, $f12, $fcc0
634 ; CMOV-64: movf.d $f13, $f12, $fcc0
[all …]
/external/llvm/test/MC/Mips/mips1/
Dinvalid-mips4.s55movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
56movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
57movf.d $f6,$f10,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
58movf.d $f6,$f10,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
59movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
60movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
Dinvalid-mips5.s54movf $gp,$8,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
55movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
56movf.d $f6,$f10,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
57movf.d $f6,$f10,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
58movf.s $f23,$f5,$fcc0 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feat…
59movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: invalid operand for instruction
/external/v8/test/cctest/
Dtest-disasm-mips.cc484 COMPARE(movf(a0, a1, 0), in TEST()
486 COMPARE(movf(s0, s1, 4), in TEST()
488 COMPARE(movf(t2, t3, 5), in TEST()
490 COMPARE(movf(v0, v1, 6), in TEST()
Dtest-disasm-mips64.cc635 COMPARE(movf(a0, a1, 0), in TEST()
637 COMPARE(movf(s0, s1, 4), in TEST()
639 COMPARE(movf(a6, a7, 5), in TEST()
641 COMPARE(movf(v0, v1, 6), in TEST()
/external/llvm/test/MC/Mips/mips64r6/
Dinvalid-mips64.s26movf $gp,$8,$fcc7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
27movf.d $f6,$f11,$fcc5 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
28movf.s $f23,$f5,$fcc6 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
/external/llvm/lib/Target/Mips/
DMipsCondMov.td174 def MOVF_I : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF, MipsCMovFP_F>,
178 def MOVF_I64 : CMov_F_I_FT<"movf", GPR64Opnd, II_MOVF, MipsCMovFP_F>,
184 def MOVF_S : MMRel, CMov_F_F_FT<"movf.s", FGR32Opnd, II_MOVF_S, MipsCMovFP_F>,
190 def MOVF_D32 : MMRel, CMov_F_F_FT<"movf.d", AFGR64Opnd, II_MOVF_D,
197 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64Opnd, II_MOVF_D, MipsCMovFP_F>,
/external/llvm/test/MC/Mips/mips32/
Dvalid.s101 movf $gp,$8,$fcc7
102 movf.d $f6,$f11,$fcc5
103 movf.s $f23,$f5,$fcc6

123