Home
last modified time | relevance | path

Searched refs:DAG (Results 1 – 25 of 762) sorted by relevance

12345678910>>...31

/external/llvm/test/CodeGen/AMDGPU/
Dudivrem.ll7 ; EG-DAG: MULHI
8 ; EG-DAG: MULLO_INT
9 ; EG-DAG: SUB_INT
12 ; EG-DAG: ADD_INT
13 ; EG-DAG: SUB_INT
18 ; EG-DAG: SETGE_UINT
19 ; EG-DAG: SETGE_UINT
21 ; EG-DAG: ADD_INT
22 ; EG-DAG: SUB_INT
23 ; EG-DAG: CNDE_INT
[all …]
Dfp_to_uint.ll46 ; EG-DAG: AND_INT
47 ; EG-DAG: LSHR
48 ; EG-DAG: SUB_INT
49 ; EG-DAG: AND_INT
50 ; EG-DAG: ASHR
51 ; EG-DAG: AND_INT
52 ; EG-DAG: OR_INT
53 ; EG-DAG: SUB_INT
54 ; EG-DAG: LSHL
55 ; EG-DAG: LSHL
[all …]
Dfp_to_sint.ll55 ; EG-DAG: AND_INT
56 ; EG-DAG: LSHR
57 ; EG-DAG: SUB_INT
58 ; EG-DAG: AND_INT
59 ; EG-DAG: ASHR
60 ; EG-DAG: AND_INT
61 ; EG-DAG: OR_INT
62 ; EG-DAG: SUB_INT
63 ; EG-DAG: LSHL
64 ; EG-DAG: LSHL
[all …]
Dglobal-extload-i32.ll63 ; SI-DAG: v_ashrrev_i32
64 ; SI-DAG: v_ashrrev_i32
65 ; SI-DAG: buffer_store_dwordx4
88 ; SI-DAG: v_ashrrev_i32
89 ; SI-DAG: v_ashrrev_i32
90 ; SI-DAG: v_ashrrev_i32
91 ; SI-DAG: v_ashrrev_i32
92 ; SI-DAG: buffer_store_dwordx4
93 ; SI-DAG: buffer_store_dwordx4
105 ; SI-DAG: buffer_store_dwordx4
[all …]
Dllvm.memcpy.ll166 ; SI-DAG: s_endpgm
175 ; SI-DAG: buffer_load_ubyte
176 ; SI-DAG: buffer_store_byte
177 ; SI-DAG: buffer_load_ubyte
178 ; SI-DAG: buffer_store_byte
179 ; SI-DAG: buffer_load_ubyte
180 ; SI-DAG: buffer_store_byte
181 ; SI-DAG: buffer_load_ubyte
182 ; SI-DAG: buffer_store_byte
183 ; SI-DAG: buffer_load_ubyte
[all …]
/external/llvm/test/CodeGen/Mips/
Dmadd-msub.ll14 ; 32-DAG: sra $[[T0:[0-9]+]], $6, 31
15 ; 32-DAG: mtlo $6
16 ; 32-DAG: [[m:m]]add ${{[45]}}, ${{[45]}}
17 ; 32-DAG: [[m]]fhi $2
18 ; 32-DAG: [[m]]flo $3
20 ; DSP-DAG: sra $[[T0:[0-9]+]], $6, 31
21 ; DSP-DAG: mtlo $6, $[[AC:ac[0-3]+]]
22 ; DSP-DAG: madd $[[AC]], ${{[45]}}, ${{[45]}}
23 ; DSP-DAG: mfhi $2, $[[AC]]
24 ; DSP-DAG: mflo $3, $[[AC]]
[all …]
Dcmov.ll14 ; 32-CMOV-DAG: lw $[[R0:[0-9]+]], %got(i3)
15 ; 32-CMOV-DAG: addiu $[[R1:[0-9]+]], ${{[0-9]+}}, %got(i1)
16 ; 32-CMOV-DAG: movn $[[R0]], $[[R1]], $4
17 ; 32-CMOV-DAG: lw $2, 0($[[R0]])
19 ; 32-CMP-DAG: lw $[[R0:[0-9]+]], %got(i3)
20 ; 32-CMP-DAG: addiu $[[R1:[0-9]+]], ${{[0-9]+}}, %got(i1)
21 ; 32-CMP-DAG: selnez $[[T0:[0-9]+]], $[[R1]], $4
22 ; 32-CMP-DAG: seleqz $[[T1:[0-9]+]], $[[R0]], $4
23 ; 32-CMP-DAG: or $[[T2:[0-9]+]], $[[T0]], $[[T1]]
24 ; 32-CMP-DAG: lw $2, 0($[[T2]])
[all …]
Dfcmp.ll28 ; 32-C-DAG: addiu $2, $zero, 1
29 ; 32-C-DAG: c.eq.s $f12, $f14
32 ; 64-C-DAG: addiu $2, $zero, 1
33 ; 64-C-DAG: c.eq.s $f12, $f13
36 ; 32-CMP-DAG: cmp.eq.s $[[T0:f[0-9]+]], $f12, $f14
37 ; 32-CMP-DAG: mfc1 $[[T1:[0-9]+]], $[[T0]]
38 ; 32-CMP-DAG: andi $2, $[[T1]], 1
40 ; 64-CMP-DAG: cmp.eq.s $[[T0:f[0-9]+]], $f12, $f13
41 ; 64-CMP-DAG: mfc1 $[[T1:[0-9]+]], $[[T0]]
42 ; 64-CMP-DAG: andi $2, $[[T1]], 1
[all …]
Dmno-ldc1-sdc1.ll55 ; 32R1-LE-PIC-DAG: lw $[[R0:[0-9]+]], 0(${{[0-9]+}})
56 ; 32R1-LE-PIC-DAG: lw $[[R1:[0-9]+]], 4(${{[0-9]+}})
57 ; 32R1-LE-PIC-DAG: mtc1 $[[R0]], $f0
58 ; 32R1-LE-PIC-DAG: mtc1 $[[R1]], $f1
60 ; 32R2-LE-PIC-DAG: lw $[[R0:[0-9]+]], 0(${{[0-9]+}})
61 ; 32R2-LE-PIC-DAG: lw $[[R1:[0-9]+]], 4(${{[0-9]+}})
62 ; 32R2-LE-PIC-DAG: mtc1 $[[R0]], $f0
63 ; 32R2-LE-PIC-DAG: mthc1 $[[R1]], $f0
65 ; 32R6-LE-PIC-DAG: lw $[[R0:[0-9]+]], 0(${{[0-9]+}})
66 ; 32R6-LE-PIC-DAG: lw $[[R1:[0-9]+]], 4(${{[0-9]+}})
[all …]
Dbswap.ll16 ; MIPS16-DAG: srl $[[R0:[0-9]+]], $4, 8
17 ; MIPS16-DAG: srl $[[R1:[0-9]+]], $4, 24
18 ; MIPS16-DAG: sll $[[R2:[0-9]+]], $4, 8
19 ; MIPS16-DAG: sll $[[R3:[0-9]+]], $4, 24
20 ; MIPS16-DAG: li $[[R4:[0-9]+]], 65280
21 ; MIPS16-DAG: and $[[R4]], $[[R0]]
22 ; MIPS16-DAG: or $[[R1]], $[[R4]]
23 ; MIPS16-DAG: lw $[[R7:[0-9]+]], $CPI
24 ; MIPS16-DAG: and $[[R7]], $[[R2]]
25 ; MIPS16-DAG: or $[[R3]], $[[R7]]
[all …]
Do32_cc.ll9 ; ALL-DAG: ldc1 $f12, %lo
10 ; ALL-DAG: ldc1 $f14, %lo
21 ; ALL-DAG: lwc1 $f12, %lo
22 ; ALL-DAG: lwc1 $f14, %lo
33 ; ALL-DAG: lwc1 $f12, %lo
34 ; ALL-DAG: ldc1 $f14, %lo
45 ; ALL-DAG: ldc1 $f12, %lo
46 ; ALL-DAG: lwc1 $f14, %lo
57 ; ALL-DAG: addiu $4, $zero, 12
58 ; ALL-DAG: addiu $5, $zero, 13
[all …]
/external/llvm/test/CodeGen/Mips/Fast-ISel/
Dcallabi.ll43 ; ALL-DAG: addiu $4, $zero, 10
44 ; ALL-DAG: lw $25, %got(xi)(${{[0-9]+}})
55 ; ALL-DAG: addiu $[[T0:[0-9]+]], $zero, 76
56 ; ALL-DAG: addiu $[[T1:[0-9]+]], $zero, 101
58 ; 32R1-DAG: sll $[[T2:[0-9]+]], $[[T0]], 24
59 ; 32R1-DAG: sra $[[T3:[0-9]+]], $[[T2]], 24
60 ; 32R1-DAG: sll $[[T4:[0-9]+]], $[[T1]], 24
61 ; 32R1-DAG: sra $[[T5:[0-9]+]], $[[T4]], 24
63 ; 32R2-DAG: seb $4, $[[T0]]
64 ; 32R2-DAG: seb $5, $[[T1]]
[all …]
/external/llvm/test/CodeGen/Mips/cconv/
Darguments-varargs.ll28 ; O32-DAG: sw $7, 20([[SP]])
29 ; O32-DAG: sw $6, 16([[SP]])
30 ; O32-DAG: sw $5, 12([[SP]])
32 ; NEW-DAG: sd $11, 56([[SP]])
33 ; NEW-DAG: sd $10, 48([[SP]])
34 ; NEW-DAG: sd $9, 40([[SP]])
35 ; NEW-DAG: sd $8, 32([[SP]])
36 ; NEW-DAG: sd $7, 24([[SP]])
37 ; NEW-DAG: sd $6, 16([[SP]])
38 ; NEW-DAG: sd $5, 8([[SP]])
[all …]
Dreturn-struct.ll30 ; O32-DAG: lui [[R1:\$[0-9]+]], %hi(struct_byte)
31 ; O32-DAG: lbu $2, %lo(struct_byte)([[R1]])
33 ; N32-LE-DAG: lui [[R1:\$[0-9]+]], %hi(struct_byte)
34 ; N32-LE-DAG: lb $2, %lo(struct_byte)([[R1]])
36 ; N32-BE-DAG: lui [[R1:\$[0-9]+]], %hi(struct_byte)
37 ; N32-BE-DAG: lb [[R2:\$[0-9]+]], %lo(struct_byte)([[R1]])
38 ; N32-BE-DAG: dsll $2, [[R2]], 56
40 ; N64-LE-DAG: ld [[R1:\$[0-9]+]], %got_disp(struct_byte)($1)
41 ; N64-LE-DAG: lb $2, 0([[R1]])
43 ; N64-BE-DAG: ld [[R1:\$[0-9]+]], %got_disp(struct_byte)($1)
[all …]
/external/llvm/test/CodeGen/PowerPC/
Dfp128-bitcast-after-operation.ll10 ; PPC64-DAG: stxsdx 2, 0, [[ADDR_HI:[0-9]+]]
11 ; PPC64-DAG: stxsdx 1, 0, [[ADDR_LO:[0-9]+]]
12 ; PPC64-DAG: addi [[ADDR_HI]], [[SP:[0-9]+]], [[OFFSET_HI:-?[0-9]+]]
13 ; PPC64-DAG: addi [[ADDR_LO]], [[SP]], [[OFFSET_LO:-?[0-9]+]]
14 ; PPC64-DAG: li [[MASK_REG:[0-9]+]], 1
16 ; PPC64-DAG: ld [[HI:[0-9]+]], [[OFFSET_LO]]([[SP]])
17 ; PPC64-DAG: ld [[LO:[0-9]+]], [[OFFSET_HI]]([[SP]])
19 ; PPC64-DAG: xor 3, [[HI]], [[FLIP_BIT]]
20 ; PPC64-DAG: xor 4, [[LO]], [[FLIP_BIT]]
24 ; PPC64-P8-DAG: mfvsrd [[LO:[0-9]+]], 2
[all …]
Dvsx-fma-m.ll20 ; CHECK-DAG: li [[C1:[0-9]+]], 8
21 ; CHECK-DAG: xsmaddmdp 3, 2, 1
22 ; CHECK-DAG: xsmaddadp 1, 2, 4
23 ; CHECK-DAG: stxsdx 3, 0, 7
24 ; CHECK-DAG: stxsdx 1, 7, [[C1]]
28 ; CHECK-FISL-DAG: fmr 0, 1
29 ; CHECK-FISL-DAG: xsmaddadp 0, 2, 3
30 ; CHECK-FISL-DAG: stxsdx 0, 0, 7
31 ; CHECK-FISL-DAG: xsmaddadp 1, 2, 4
32 ; CHECK-FISL-DAG: li [[C1:[0-9]+]], 8
[all …]
Dunal-vec-ldst.ll11 ; CHECK-DAG: li [[REG1:[0-9]+]], 15
12 ; CHECK-DAG: lvsl [[REG2:[0-9]+]], 0, 3
13 ; CHECK-DAG: lvx [[REG3:[0-9]+]], 3, [[REG1]]
14 ; CHECK-DAG: lvx [[REG4:[0-9]+]], 0, 3
25 ; CHECK-DAG: li [[REG1:[0-9]+]], 31
26 ; CHECK-DAG: li [[REG2:[0-9]+]], 16
27 ; CHECK-DAG: lvsl [[REG3:[0-9]+]], 0, 3
28 ; CHECK-DAG: lvx [[REG4:[0-9]+]], 3, [[REG1]]
29 ; CHECK-DAG: lvx [[REG5:[0-9]+]], 3, [[REG2]]
30 ; CHECK-DAG: lvx [[REG6:[0-9]+]], 0, 3
[all …]
Dvsx-fma-sp.ll13 ; CHECK-DAG: li [[C1:[0-9]+]], 4
14 ; CHECK-DAG: xsmaddmsp 3, 2, 1
15 ; CHECK-DAG: xsmaddasp 1, 2, 4
16 ; CHECK-DAG: stxsspx 3, 0, 7
17 ; CHECK-DAG: stxsspx 1, 7, [[C1]]
21 ; CHECK-FISL-DAG: fmr 0, 1
22 ; CHECK-FISL-DAG: xsmaddasp 0, 2, 3
23 ; CHECK-FISL-DAG: stxsspx 0, 0, 7
24 ; CHECK-FISL-DAG: xsmaddasp 1, 2, 4
25 ; CHECK-FISL-DAG: li [[C1:[0-9]+]], 4
[all …]
Dstack-realign.ll32 ; CHECK-DAG: mflr {{[0-9]+}}
33 ; CHECK-DAG: clrldi [[REG:[0-9]+]], 1, 59
34 ; CHECK-DAG: std 30, -16(1)
35 ; CHECK-DAG: mr 30, 1
36 ; CHECK-DAG: std 0, 16(1)
37 ; CHECK-DAG: subfic 0, [[REG]], -160
47 ; CHECK-DAG: ld [[SR:[0-9]+]], 16(1)
48 ; CHECK-DAG: ld 30, -16(1)
49 ; CHECK-DAG: mtlr [[SR]]
54 ; CHECK-FP-DAG: mflr {{[0-9]+}}
[all …]
/external/llvm/test/CodeGen/AArch64/
Dfp16-v4-instructions.ll6 ; CHECK-DAG: fcvtl [[OP1:v[0-9]+\.4s]], v0.4h
7 ; CHECK-DAG: fcvtl [[OP2:v[0-9]+\.4s]], v1.4h
27 ; CHECK-DAG: fcvtl [[OP1:v[0-9]+\.4s]], v0.4h
28 ; CHECK-DAG: fcvtl [[OP2:v[0-9]+\.4s]], v1.4h
39 ; CHECK-DAG: fcvtl [[OP1:v[0-9]+\.4s]], v0.4h
40 ; CHECK-DAG: fcvtl [[OP2:v[0-9]+\.4s]], v1.4h
51 ; CHECK-DAG: fcvtl [[OP1:v[0-9]+\.4s]], v0.4h
52 ; CHECK-DAG: fcvtl [[OP2:v[0-9]+\.4s]], v1.4h
86 ; CHECK-DAG: fcvt
87 ; CHECK-DAG: fcvt
[all …]
Dfp16-v8-instructions.ll8 ; CHECK-DAG: fadd
9 ; CHECK-DAG: fcvt
10 ; CHECK-DAG: fcvt
11 ; CHECK-DAG: fadd
12 ; CHECK-DAG: fcvt
13 ; CHECK-DAG: fcvt
14 ; CHECK-DAG: fadd
15 ; CHECK-DAG: fcvt
16 ; CHECK-DAG: fcvt
17 ; CHECK-DAG: fadd
[all …]
Dfp16-v16-instructions.ll6 ; CHECK-DAG: scvtf [[S0:v[0-9]+\.4s]], v0.4s
7 ; CHECK-DAG: scvtf [[S1:v[0-9]+\.4s]], v1.4s
8 ; CHECK-DAG: scvtf [[S2:v[0-9]+\.4s]], v2.4s
9 ; CHECK-DAG: scvtf [[S3:v[0-9]+\.4s]], v3.4s
10 ; CHECK-DAG: fcvtn v0.4h, [[S0]]
11 ; CHECK-DAG: fcvtn v1.4h, [[S2]]
12 ; CHECK-DAG: v[[R1:[0-9]+]].4h, [[S1]]
13 ; CHECK-DAG: v[[R3:[0-9]+]].4h, [[S3]]
15 ; CHECK-DAG: ins v1.d[1], v[[R3]].d[0]
24 ; CHECK-DAG: scvtf [[D0:v[0-9]+\.2d]], v0.2d
[all …]
/external/mesa3d/src/gallium/drivers/radeon/
DAMDGPUISelLowering.cpp53 DebugLoc DL, SelectionDAG &DAG, in LowerFormalArguments() argument
70 DebugLoc DL, SelectionDAG &DAG) const in LowerReturn()
72 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain); in LowerReturn()
79 SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) in LowerOperation()
89 case ISD::SDIV: return LowerSDIV(Op, DAG); in LowerOperation()
90 case ISD::SREM: return LowerSREM(Op, DAG); in LowerOperation()
91 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); in LowerOperation()
92 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); in LowerOperation()
93 case ISD::BRCOND: return LowerBRCOND(Op, DAG); in LowerOperation()
95 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); in LowerOperation()
[all …]
/external/llvm/lib/Target/SystemZ/
DSystemZSelectionDAGInfo.cpp26 static SDValue emitMemMem(SelectionDAG &DAG, SDLoc DL, unsigned Sequence, in emitMemMem() argument
42 return DAG.getNode(Loop, DL, MVT::Other, Chain, Dst, Src, in emitMemMem()
43 DAG.getConstant(Size, DL, PtrVT), in emitMemMem()
44 DAG.getConstant(Size / 256, DL, PtrVT)); in emitMemMem()
45 return DAG.getNode(Sequence, DL, MVT::Other, Chain, Dst, Src, in emitMemMem()
46 DAG.getConstant(Size, DL, PtrVT)); in emitMemMem()
50 EmitTargetCodeForMemcpy(SelectionDAG &DAG, SDLoc DL, SDValue Chain, in EmitTargetCodeForMemcpy() argument
59 return emitMemMem(DAG, DL, SystemZISD::MVC, SystemZISD::MVC_LOOP, in EmitTargetCodeForMemcpy()
67 static SDValue memsetStore(SelectionDAG &DAG, SDLoc DL, SDValue Chain, in memsetStore() argument
74 return DAG.getStore(Chain, DL, in memsetStore()
[all …]
/external/llvm/lib/Target/AMDGPU/
DAMDGPUISelLowering.cpp574 SDLoc DL, SelectionDAG &DAG) const { in LowerReturn()
575 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain); in LowerReturn()
585 SelectionDAG &DAG = CLI.DAG; in LowerCall() local
587 const Function &Fn = *DAG.getMachineFunction().getFunction(); in LowerCall()
597 DAG.getContext()->diagnose(NoCalls); in LowerCall()
602 SelectionDAG &DAG) const { in LowerDYNAMIC_STACKALLOC()
603 const Function &Fn = *DAG.getMachineFunction().getFunction(); in LowerDYNAMIC_STACKALLOC()
606 DAG.getContext()->diagnose(NoDynamicAlloca); in LowerDYNAMIC_STACKALLOC()
611 SelectionDAG &DAG) const { in LowerOperation()
618 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG); in LowerOperation()
[all …]

12345678910>>...31