/external/llvm/test/CodeGen/AArch64/ |
D | dp2.ll | 36 ; CHECK: {{lsr|lsrv}} {{x[0-9]+}}, {{x[0-9]+}}, {{x[0-9]+}} 78 ; CHECK: {{lsr|lsrv}} {{w[0-9]+}}, {{w[0-9]+}}, {{w[0-9]+}} 156 ; CHECK: {{lsr|lsrv}} {{w[0-9]+}}, {{w[0-9]+}}, {{w[0-9]+}}
|
/external/valgrind/none/tests/arm64/ |
D | integer.stdout.exp | 1919 lsrv x21,x20,x19 :: rd 00258aa089fbe992 rm 4b154113f7d32514, rn cce230caafbf9cc9, cin 0, nzcv 00000… 1920 lsrv x21,x20,x19 :: rd 0000cf575655c875 rm 33d5d595721d4f13, rn f4509311f443a7ce, cin 0, nzcv 00000… 1921 lsrv x21,x20,x19 :: rd 000004a3c6de6954 rm 4a3c6de6954cbc17, rn 111b21e39fbd7254, cin 0, nzcv 00000… 1922 lsrv x21,x20,x19 :: rd 0000000003eed719 rm fbb5c64ed1b044c6, rn 33ca4c4fb3960326, cin 0, nzcv 00000… 1923 lsrv x21,x20,x19 :: rd 000000000adf164e rm 2b7c5939d7c0f528, rn b73870a5a6630162, cin 0, nzcv 00000… 1924 lsrv x21,x20,x19 :: rd 0017f20c8c562e6d rm 02fe41918ac5cdba, rn 48e0815289728f05, cin 0, nzcv 00000… 1925 lsrv x21,x20,x19 :: rd 0000000000002d82 rm b60a8f381f187bae, rn 008c208cc413ff72, cin 0, nzcv 00000… 1955 lsrv w21,w20,w19 :: rd 00000000007be992 rm 4b154113f7d32514, rn cce230caafbf9cc9, cin 0, nzcv 00000… 1956 lsrv w21,w20,w19 :: rd 000000000001c875 rm 33d5d595721d4f13, rn f4509311f443a7ce, cin 0, nzcv 00000… 1957 lsrv w21,w20,w19 :: rd 0000000000000954 rm 4a3c6de6954cbc17, rn 111b21e39fbd7254, cin 0, nzcv 00000… [all …]
|
/external/llvm/test/MC/AArch64/ |
D | arm64-arithmetic-encoding.s | 402 lsrv w1, w2, w3 403 lsrv x1, x2, x3
|
D | basic-a64-instructions.s | 1522 lsrv w17, w18, w19 1523 lsrv x20, x21, x22
|
/external/v8/test/cctest/ |
D | test-disasm-arm64.cc | 784 COMPARE(lsrv(w6, w7, w8), "lsr w6, w7, w8"); in TEST_() 785 COMPARE(lsrv(x9, x10, x11), "lsr x9, x10, x11"); in TEST_()
|
D | test-assembler-arm64.cc | 4708 TEST(lsrv) { in TEST() argument 4724 __ lsrv(x0, x0, xzr); in TEST() local
|
/external/v8/src/arm64/ |
D | macro-assembler-arm64-inl.h | 917 lsrv(rd, rn, rm); in Lsr()
|
D | assembler-arm64.h | 1112 void lsrv(const Register& rd, const Register& rn, const Register& rm);
|
D | assembler-arm64.cc | 1256 void Assembler::lsrv(const Register& rd, in lsrv() function in v8::internal::Assembler
|
/external/vixl/src/vixl/a64/ |
D | macro-assembler-a64.h | 1590 lsrv(rd, rn, rm); in Lsr()
|
D | assembler-a64.h | 1412 void lsrv(const Register& rd, const Register& rn, const Register& rm);
|
D | assembler-a64.cc | 1059 void Assembler::lsrv(const Register& rd, in lsrv() function in vixl::Assembler
|
/external/vixl/doc/ |
D | supported-instructions.md | 771 void lsrv(const Register& rd, const Register& rn, const Register& rm)
|
/external/vixl/test/ |
D | test-disasm-a64.cc | 882 COMPARE(lsrv(w6, w7, w8), "lsr w6, w7, w8"); in TEST() 883 COMPARE(lsrv(x9, x10, x11), "lsr x9, x10, x11"); in TEST()
|
D | test-assembler-a64.cc | 8788 TEST(lsrv) { in TEST() argument 8805 __ lsrv(x0, x0, xzr); in TEST() local
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64InstrInfo.td | 697 def : ShiftAlias<"lsrv", LSRVWr, GPR32>; 698 def : ShiftAlias<"lsrv", LSRVXr, GPR64>;
|