/external/llvm/lib/CodeGen/SelectionDAG/ |
D | LegalizeDAG.cpp | 600 SDValue Tmp1 = Vec; in PerformInsertVectorEltInMemory() local 610 EVT VT = Tmp1.getValueType(); in PerformInsertVectorEltInMemory() 620 DAG.getEntryNode(), dl, Tmp1, StackPtr, in PerformInsertVectorEltInMemory() 1774 SDValue Tmp1 = SDValue(Node, 0); in ExpandDYNAMIC_STACKALLOC() local 1777 SDValue Chain = Tmp1.getOperand(0); in ExpandDYNAMIC_STACKALLOC() 1789 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value in ExpandDYNAMIC_STACKALLOC() 1791 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1, in ExpandDYNAMIC_STACKALLOC() 1793 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain in ExpandDYNAMIC_STACKALLOC() 1798 Results.push_back(Tmp1); in ExpandDYNAMIC_STACKALLOC() 2674 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0); in ExpandLegalINT_TO_FP() local [all …]
|
D | LegalizeFloatTypes.cpp | 1531 SDValue Tmp1, Tmp2, Tmp3; in FloatExpandSetCCOperands() local 1532 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSHi.getValueType()), in FloatExpandSetCCOperands() 1536 Tmp3 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2); in FloatExpandSetCCOperands() 1537 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSHi.getValueType()), in FloatExpandSetCCOperands() 1541 Tmp1 = DAG.getNode(ISD::AND, dl, Tmp1.getValueType(), Tmp1, Tmp2); in FloatExpandSetCCOperands() 1542 NewLHS = DAG.getNode(ISD::OR, dl, Tmp1.getValueType(), Tmp1, Tmp3); in FloatExpandSetCCOperands()
|
D | LegalizeVectorOps.cpp | 360 SDValue Tmp1 = TLI.LowerOperation(Op, DAG); in LegalizeOp() local 361 if (Tmp1.getNode()) { in LegalizeOp() 362 Result = Tmp1; in LegalizeOp()
|
D | LegalizeIntegerTypes.cpp | 2760 SDValue Tmp1, Tmp2; in IntegerExpandSetCCOperands() local 2763 Tmp1 = TLI.SimplifySetCC(getSetCCResultType(LHSLo.getValueType()), in IntegerExpandSetCCOperands() 2765 if (!Tmp1.getNode()) in IntegerExpandSetCCOperands() 2766 Tmp1 = DAG.getSetCC(dl, getSetCCResultType(LHSLo.getValueType()), in IntegerExpandSetCCOperands() 2777 ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.getNode()); in IntegerExpandSetCCOperands() 2796 NewLHS = Tmp1; in IntegerExpandSetCCOperands() 2841 NewLHS = DAG.getSelect(dl, Tmp1.getValueType(), in IntegerExpandSetCCOperands() 2842 NewLHS, Tmp1, Tmp2); in IntegerExpandSetCCOperands()
|
D | SelectionDAG.cpp | 1843 SDValue Tmp1 = Node->getOperand(0); in expandVAArg() local 1848 getLoad(TLI.getPointerTy(getDataLayout()), dl, Tmp1, Tmp2, in expandVAArg() 1863 Tmp1 = getNode(ISD::ADD, dl, VAList.getValueType(), VAList, in expandVAArg() 1868 Tmp1 = getStore(VAListLoad.getValue(1), dl, Tmp1, Tmp2, in expandVAArg() 1871 return getLoad(VT, dl, Tmp1, VAList, MachinePointerInfo(), in expandVAArg() 1882 SDValue Tmp1 = getLoad(TLI.getPointerTy(getDataLayout()), dl, in expandVACopy() local 1885 return getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1), in expandVACopy()
|
/external/pdfium/third_party/lcms2-2.6/src/ |
D | cmsintrp.c | 842 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; in Eval4Inputs() local 932 … Tmp1[OutChan] = (cmsUInt16Number) c0 + ROUND_FIXED_TO_INT(_cmsToFixedDomain(Rest)); in Eval4Inputs() 1002 Output[i] = LinearInterp(rk, Tmp1[i], Tmp2[i]); in Eval4Inputs() 1023 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; in Eval4InputsFloat() local 1039 TetrahedralInterpFloat(Input + 1, Tmp1, &p1); in Eval4InputsFloat() 1047 cmsFloat32Number y0 = Tmp1[i]; in Eval4InputsFloat() 1067 cmsUInt16Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; in Eval5Inputs() local 1084 Eval4Inputs(Input + 1, Tmp1, &p1); in Eval5Inputs() 1093 Output[i] = LinearInterp(rk, Tmp1[i], Tmp2[i]); in Eval5Inputs() 1110 cmsFloat32Number Tmp1[MAX_STAGE_CHANNELS], Tmp2[MAX_STAGE_CHANNELS]; in Eval5InputsFloat() local [all …]
|
/external/llvm/lib/Transforms/Utils/ |
D | IntegerDivision.cpp | 132 Value *Tmp1 = Builder.CreateAShr(Divisor, Shift); in generateSignedDivisionCode() local 135 Value *Tmp3 = Builder.CreateXor(Tmp1, Divisor); in generateSignedDivisionCode() 136 Value *U_Dvsr = Builder.CreateSub(Tmp3, Tmp1); in generateSignedDivisionCode() 137 Value *Q_Sgn = Builder.CreateXor(Tmp1, Tmp); in generateSignedDivisionCode() 256 Value *Tmp1 = Builder.CreateCall(CTLZ, {Dividend, True}); in generateUnsignedDivisionCode() local 257 Value *SR = Builder.CreateSub(Tmp0, Tmp1); in generateUnsignedDivisionCode()
|
/external/llvm/lib/CodeGen/ |
D | IntrinsicLowering.cpp | 176 Value *Tmp1 = Builder.CreateShl(V, ConstantInt::get(V->getType(), 8), in LowerBSWAP() local 180 V = Builder.CreateOr(Tmp1, Tmp2, "bswap.i16"); in LowerBSWAP() 190 Value *Tmp1 = Builder.CreateLShr(V,ConstantInt::get(V->getType(), 24), in LowerBSWAP() local 199 Tmp2 = Builder.CreateOr(Tmp2, Tmp1, "bswap.or2"); in LowerBSWAP() 220 Value* Tmp1 = Builder.CreateLShr(V, in LowerBSWAP() local 250 Tmp2 = Builder.CreateOr(Tmp2, Tmp1, "bswap.or4"); in LowerBSWAP()
|
/external/mesa3d/src/gallium/drivers/radeon/ |
D | AMDGPUISelLowering.cpp | 244 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den, in LowerUDIVREM() local 258 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), in LowerUDIVREM() 274 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT), in LowerUDIVREM()
|
/external/llvm/lib/Target/AMDGPU/ |
D | AMDGPUPromoteAlloca.cpp | 345 Value *Tmp1 = Builder.CreateMul(TIdY, TCntZ); in visitAlloca() local 346 Value *TID = Builder.CreateAdd(Tmp0, Tmp1); in visitAlloca()
|
D | AMDGPUISelLowering.cpp | 1797 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den, in LowerUDIVREM() local 1811 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT), in LowerUDIVREM() 1827 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT), in LowerUDIVREM() 1999 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0); in LowerFTRUNC() local 2000 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1); in LowerFTRUNC() 2017 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign); in LowerFRINT() local 2018 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign); in LowerFRINT() 2097 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT, in LowerFROUND64() local 2101 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1, in LowerFROUND64()
|
/external/clang/lib/StaticAnalyzer/Core/ |
D | CheckerManager.cpp | 108 ExplodedNodeSet Tmp1, Tmp2; in expandGraphWithCheckers() local 116 CurrSet = (PrevSet == &Tmp1) ? &Tmp2 : &Tmp1; in expandGraphWithCheckers()
|
/external/webrtc/webrtc/modules/audio_coding/codecs/isac/main/source/ |
D | structs.h | 253 double Tmp1[MAXFFTSIZE]; member
|
D | fft.c | 341 Itmp = (REAL *) fftstate->Tmp1; in FFTRADIX()
|
/external/llvm/lib/Target/X86/ |
D | X86ISelDAGToDAG.cpp | 2500 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; in Select() local 2501 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4); in Select() 2504 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4); in Select() 2515 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0), in Select() 2645 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4; in Select() local 2646 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4); in Select() 2653 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain; in Select() local 2654 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) { in Select() 2655 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) }; in Select() 2709 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0), in Select()
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonHardwareLoops.cpp | 1837 SmallVector<MachineOperand,2> Tmp1; in createPreheaderForLoop() local 1840 if (TII->AnalyzeBranch(*ExitingBlock, TB, FB, Tmp1, false)) in createPreheaderForLoop() 1845 bool NotAnalyzed = TII->AnalyzeBranch(*PB, TB, FB, Tmp1, false); in createPreheaderForLoop()
|
D | HexagonSplitDouble.cpp | 661 auto *Tmp1 = MF.getMachineMemOperand(Ptr, F, 4/*size*/, A); in splitMemRef() local 662 LowI->addMemOperand(MF, Tmp1); in splitMemRef()
|
D | HexagonISelLowering.cpp | 1320 SDValue Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[1], ShiftAmount); in LowerLOAD() local 1321 SDValue Tmp2 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[0]); in LowerLOAD() 1341 Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[3], ShiftAmount); in LowerLOAD() 1342 SDValue Tmp4 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[2]); in LowerLOAD()
|
/external/llvm/lib/Support/ |
D | APInt.cpp | 797 unsigned Tmp1 = unsigned(VAL >> 16); in byteSwap() local 798 Tmp1 = ByteSwap_32(Tmp1); in byteSwap() 801 return APInt(BitWidth, (uint64_t(Tmp2) << 32) | Tmp1); in byteSwap()
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 3982 SDValue Tmp1 = Op.getOperand(1); in LowerFCOPYSIGN() local 3985 EVT SrcVT = Tmp1.getValueType(); in LowerFCOPYSIGN() 4003 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1); in LowerFCOPYSIGN() 4005 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT, in LowerFCOPYSIGN() 4006 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1), in LowerFCOPYSIGN() 4009 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64, in LowerFCOPYSIGN() 4010 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1), in LowerFCOPYSIGN() 4013 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1); in LowerFCOPYSIGN() 4022 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask), in LowerFCOPYSIGN() 4037 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32), in LowerFCOPYSIGN() [all …]
|
/external/clang/lib/CodeGen/ |
D | CGExprComplex.cpp | 779 llvm::Value *Tmp1 = Builder.CreateMul(LHSr, RHSr); // a*c in EmitBinDiv() local 781 llvm::Value *Tmp3 = Builder.CreateAdd(Tmp1, Tmp2); // ac+bd in EmitBinDiv()
|
/external/llvm/test/CodeGen/AMDGPU/ |
D | udivrem.ll | 44 ; SI: v_and_b32_e32 [[Tmp1:v[0-9]+]]
|
/external/llvm/lib/Target/NVPTX/ |
D | NVPTXISelLowering.cpp | 1729 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt); in LowerShiftRightParts() local 1733 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); in LowerShiftRightParts() 1791 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt); in LowerShiftLeftParts() local 1795 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2); in LowerShiftLeftParts() 2001 SDValue Tmp1 = ST->getChain(); in LowerSTOREi1() local 2009 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, in LowerSTOREi1()
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCISelDAGToDAG.cpp | 561 SDValue Tmp1, Tmp2; in SelectBitfieldInsert() local 3053 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal); in Select() local 3056 return CurDAG->getMachineNode(Opc3, dl, VT, SDValue(Tmp1, 0), in Select() 3067 SDNode *Tmp1 = CurDAG->getMachineNode(Opc1, dl, VT, EltVal); in Select() local 3070 return CurDAG->getMachineNode(Opc2, dl, VT, SDValue(Tmp1, 0), in Select()
|
D | PPCISelLowering.cpp | 6654 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, in LowerSHL_PARTS() local 6657 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1); in LowerSHL_PARTS() 6683 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, in LowerSRL_PARTS() local 6686 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); in LowerSRL_PARTS() 6711 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT, in LowerSRA_PARTS() local 6714 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1); in LowerSRA_PARTS()
|