1 #objdump: -dr --prefix-addresses --show-raw-insn 2 #skip: *-*-pe *-wince-* *-*-coff 3 4 .*: +file format .*arm.* 5 6 Disassembly of section .text: 7 0[0-9a-f]+ <[^>]+> fe00 0a00 vseleq.f32 s0, s0, s0 8 0[0-9a-f]+ <[^>]+> fe50 0aa0 vselvs.f32 s1, s1, s1 9 0[0-9a-f]+ <[^>]+> fe2f fa0f vselge.f32 s30, s30, s30 10 0[0-9a-f]+ <[^>]+> fe7f faaf vselgt.f32 s31, s31, s31 11 0[0-9a-f]+ <[^>]+> fe80 0a00 vmaxnm.f32 s0, s0, s0 12 0[0-9a-f]+ <[^>]+> fec0 0aa0 vmaxnm.f32 s1, s1, s1 13 0[0-9a-f]+ <[^>]+> fe8f fa0f vmaxnm.f32 s30, s30, s30 14 0[0-9a-f]+ <[^>]+> fecf faaf vmaxnm.f32 s31, s31, s31 15 0[0-9a-f]+ <[^>]+> fe80 0a40 vminnm.f32 s0, s0, s0 16 0[0-9a-f]+ <[^>]+> fec0 0ae0 vminnm.f32 s1, s1, s1 17 0[0-9a-f]+ <[^>]+> fe8f fa4f vminnm.f32 s30, s30, s30 18 0[0-9a-f]+ <[^>]+> fecf faef vminnm.f32 s31, s31, s31 19 0[0-9a-f]+ <[^>]+> febc 0ac0 vcvta.s32.f32 s0, s0 20 0[0-9a-f]+ <[^>]+> fefd 0ae0 vcvtn.s32.f32 s1, s1 21 0[0-9a-f]+ <[^>]+> febe fa4f vcvtp.u32.f32 s30, s30 22 0[0-9a-f]+ <[^>]+> feff fa6f vcvtm.u32.f32 s31, s31 23 0[0-9a-f]+ <[^>]+> eeb6 0ac0 vrintz.f32 s0, s0 24 0[0-9a-f]+ <[^>]+> eef7 0a60 vrintx.f32 s1, s1 25 0[0-9a-f]+ <[^>]+> eeb6 fa4f vrintr.f32 s30, s30 26 0[0-9a-f]+ <[^>]+> feb8 0a40 vrinta.f32 s0, s0 27 0[0-9a-f]+ <[^>]+> fef9 0a60 vrintn.f32 s1, s1 28 0[0-9a-f]+ <[^>]+> feba fa4f vrintp.f32 s30, s30 29 0[0-9a-f]+ <[^>]+> fefb fa6f vrintm.f32 s31, s31 30