Home
last modified time | relevance | path

Searched refs:SrcOp1 (Results 1 – 7 of 7) sorted by relevance

/external/swiftshader/third_party/llvm-7.0/llvm/utils/TableGen/
DAsmMatcherEmitter.cpp1828 unsigned SrcOp1 = 0; in buildAliasResultOperands() local
1835 SrcOp1 = ResOperands[TiedOp].AsmOperandNum; in buildAliasResultOperands()
1838 StringRef Name = AsmOperands[SrcOp1].SrcOpName; in buildAliasResultOperands()
1839 auto Insert = OperandRefs.try_emplace(Name, SrcOp1); in buildAliasResultOperands()
1849 SrcOp2 = (SrcOp2 == (unsigned)-1) ? SrcOp1 : SrcOp2; in buildAliasResultOperands()
1858 SrcOp1 = ResOperands[TiedOp].AsmOperandNum; in buildAliasResultOperands()
1863 ResOperand::getTiedOp((unsigned)-1, SrcOp1, SrcOp2)); in buildAliasResultOperands()
1865 ResOperands.push_back(ResOperand::getTiedOp(TiedOp, SrcOp1, SrcOp2)); in buildAliasResultOperands()
2156 uint8_t SrcOp1 = in emitConvertFuncs() local
2163 utostr(SrcOp1) + '_' + utostr(SrcOp2); in emitConvertFuncs()
[all …]
/external/llvm/lib/Target/X86/
DX86MCInstLower.cpp1156 const MachineOperand &SrcOp1, in getShuffleComment() argument
1173 SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem"; in getShuffleComment()
1532 const MachineOperand &SrcOp1 = MI->getOperand(1); in EmitInstruction() local
1551 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask)); in EmitInstruction()
1562 const MachineOperand &SrcOp1 = MI->getOperand(1); in EmitInstruction() local
1570 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask)); in EmitInstruction()
/external/swiftshader/third_party/LLVM/lib/CodeGen/
DTwoAddressInstructionPass.cpp883 unsigned SrcOp1, SrcOp2; in TryInstructionTransform() local
889 TII->findCommutedOpIndices(mi, SrcOp1, SrcOp2)) { in TryInstructionTransform()
890 if (SrcIdx == SrcOp1) in TryInstructionTransform()
893 regCIdx = SrcOp1; in TryInstructionTransform()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/X86/
DX86MCInstLower.cpp1447 const MachineOperand &SrcOp1 = MI->getOperand(SrcOp1Idx); in getShuffleComment() local
1452 SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem"; in getShuffleComment()
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/Mips/
DMipsGenAsmMatcher.inc4814 auto &SrcOp1 = Operands[OpndNum1];
4816 if (SrcOp1->isReg() && SrcOp2->isReg()) {
4817 if (!AsmParser.regsEqual(*SrcOp1, *SrcOp2)) {
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/AArch64/
DAArch64GenAsmMatcher.inc11802 auto &SrcOp1 = Operands[OpndNum1];
11804 if (SrcOp1->isReg() && SrcOp2->isReg()) {
11805 if (!AsmParser.regsEqual(*SrcOp1, *SrcOp2)) {
/external/swiftshader/third_party/llvm-7.0/configs/common/lib/Target/X86/
DX86GenAsmMatcher.inc6500 auto &SrcOp1 = Operands[OpndNum1];
6502 if (SrcOp1->isReg() && SrcOp2->isReg()) {
6503 if (!AsmParser.regsEqual(*SrcOp1, *SrcOp2)) {