Home
last modified time | relevance | path

Searched refs:PLAT_MAX_PWR_LVL (Results 1 – 25 of 103) sorted by relevance

12345

/external/arm-trusted-firmware/plat/rockchip/common/
Dplat_pm.c26 ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
141 if (pwr_lvl > PLAT_MAX_PWR_LVL) in rockchip_validate_power_state()
160 for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++) in rockchip_validate_power_state()
176 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in rockchip_get_sys_suspend_power_state()
231 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in rockchip_pwr_domain_off()
267 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in rockchip_pwr_domain_suspend()
288 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in rockchip_pwr_domain_on_finish()
332 for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in rockchip_pwr_domain_suspend_finish()
/external/arm-trusted-firmware/plat/arm/css/common/
Dcss_pm.c38 #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
51 CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
58 CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
275 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); in css_get_sys_suspend_power_state()
277 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) in css_get_sys_suspend_power_state()
306 #if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL) in css_validate_power_state()
/external/arm-trusted-firmware/lib/psci/
Dpsci_setup.c99 unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0}; in psci_update_pwrlvl_limits()
100 unsigned int temp_index[PLAT_MAX_PWR_LVL]; in psci_update_pwrlvl_limits()
104 PLAT_MAX_PWR_LVL, in psci_update_pwrlvl_limits()
106 for (j = (int)PLAT_MAX_PWR_LVL - 1; j >= 0; j--) { in psci_update_pwrlvl_limits()
129 int level = (int)PLAT_MAX_PWR_LVL; in populate_power_domain_tree()
230 psci_set_pwr_domains_to_run(PLAT_MAX_PWR_LVL); in psci_setup()
Dpsci_common.c45 psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
75 CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
76 (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
197 pwrlvl = PLAT_MAX_PWR_LVL; in get_power_on_target_pwrlvl()
212 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && in psci_set_req_local_pwr_state()
227 for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) { in psci_init_req_local_pwr_states()
248 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && in psci_get_req_local_pwr_states()
321 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) in psci_get_target_local_pwr_states()
428 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); in psci_do_state_coordination()
550 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { in psci_find_max_off_lvl()
[all …]
Dpsci_main.c176 if (psci_find_target_suspend_lvl(&state_info) < PLAT_MAX_PWR_LVL) in psci_system_suspend()
183 state_info.pwr_domain_state[PLAT_MAX_PWR_LVL]) != 0); in psci_system_suspend()
191 PLAT_MAX_PWR_LVL, in psci_system_suspend()
201 unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL; in psci_cpu_off()
321 if (power_level > PLAT_MAX_PWR_LVL) in psci_node_hw_state()
Dpsci_off.c26 for (lvl = PSCI_CPU_PWR_LVL; lvl <= PLAT_MAX_PWR_LVL; lvl++) in psci_set_power_off_state()
48 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; in psci_do_cpu_off()
Dpsci_suspend.c31 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; in psci_suspend_to_standby_finisher()
161 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; in psci_cpu_suspend_start()
/external/arm-trusted-firmware/plat/mediatek/mt8173/
Dplat_pm.c39 #define MTK_SYSTEM_PWR_STATE(state) ((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) ?\
59 #if PLAT_MAX_PWR_LVL > MTK_PWR_LVL1
378 if ((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) && in plat_power_domain_on_finish()
387 if ((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) && in plat_power_domain_on_finish()
436 assert(PLAT_MAX_PWR_LVL >= 2); in plat_get_sys_suspend_power_state()
438 for (int i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in plat_get_sys_suspend_power_state()
478 if (pwr_lvl > PLAT_MAX_PWR_LVL) in plat_validate_power_state()
548 assert(PLAT_MAX_PWR_LVL >= MTK_PWR_LVL2); in mtk_system_pwr_domain_resume()
/external/arm-trusted-firmware/plat/imx/common/
Dimx8_psci.c39 if (pwr_lvl > PLAT_MAX_PWR_LVL) in imx_validate_power_state()
58 for (i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) in imx_get_sys_suspend_power_state()
60 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PLAT_MAX_RET_STATE; in imx_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/intel/soc/common/
Dsocfpga_psci.c60 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in socfpga_pwr_domain_off()
76 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in socfpga_pwr_domain_suspend()
92 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in socfpga_pwr_domain_on_finish()
115 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in socfpga_pwr_domain_suspend_finish()
/external/arm-trusted-firmware/plat/xilinx/zynqmp/
Dplat_psci.c57 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in zynqmp_pwr_domain_off()
81 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in zynqmp_pwr_domain_suspend()
100 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in zynqmp_pwr_domain_on_finish()
112 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in zynqmp_pwr_domain_suspend_finish()
/external/arm-trusted-firmware/plat/arm/common/
Darm_pm.c33 if (pwr_lvl > PLAT_MAX_PWR_LVL) in arm_validate_power_state()
141 assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); in arm_system_pwr_domain_save()
170 assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); in arm_system_pwr_domain_resume()
/external/arm-trusted-firmware/plat/imx/imx8m/imx8mq/
Dimx8mq_psci.c26 if (pwr_lvl > PLAT_MAX_PWR_LVL) in imx_validate_power_state()
102 for (i = IMX_PWR_LVL0; i < PLAT_MAX_PWR_LVL; i++) in imx_get_sys_suspend_power_state()
105 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PLAT_MAX_RET_STATE; in imx_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t132/
Dplat_psci_handlers.c80 for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) in tegra_soc_validate_power_state()
84 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = in tegra_soc_validate_power_state()
168 write_actlr_el1(val | target_state->pwr_domain_state[PLAT_MAX_PWR_LVL]); in tegra_soc_pwr_domain_suspend()
/external/arm-trusted-firmware/plat/renesas/common/
Dplat_pm.c35 #define SYSTEM_PWR_STATE(s) ((s)->pwr_domain_state[PLAT_MAX_PWR_LVL])
273 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in rcar_get_sys_suspend_power_state()
279 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PSCI_LOCAL_STATE_RUN; in rcar_get_sys_suspend_power_state()
280 for (i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) in rcar_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/xilinx/versal/
Dplat_psci.c56 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in versal_pwr_domain_suspend()
91 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in versal_pwr_domain_suspend_finish()
156 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) in versal_pwr_domain_off()
/external/arm-trusted-firmware/plat/nvidia/tegra/common/
Dtegra_pm.c40 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) { in tegra_get_sys_suspend_power_state()
138 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] == in tegra_pwr_domain_power_down_wfi()
161 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] == in tegra_pwr_domain_on_finish()
/external/arm-trusted-firmware/services/spd/tlkd/
Dtlkd_pm.c50 if ((cpu != 0) || (suspend_level != PLAT_MAX_PWR_LVL)) in cpu_suspend_handler()
83 if ((cpu != 0) || (suspend_level != PLAT_MAX_PWR_LVL)) in cpu_resume_handler()
/external/arm-trusted-firmware/plat/hisilicon/hikey/
Dhikey_pm.c28 ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
167 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in hikey_get_sys_suspend_power_state()
223 if (pwr_lvl > PLAT_MAX_PWR_LVL) in hikey_validate_power_state()
/external/arm-trusted-firmware/drivers/arm/css/scp/
Dcss_pm_scmi.c142 for (lvl = ARM_PWR_LVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in css_scp_suspend()
188 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) { in css_scp_off()
221 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) in css_scp_on()
252 if ((power_level > PLAT_MAX_PWR_LVL) || in css_scp_get_power_state()
/external/arm-trusted-firmware/plat/mediatek/mt8183/
Dplat_pm.c83 #define MTK_SYSTEM_PWR_STATE(state) ((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) ? \
103 #if PLAT_MAX_PWR_LVL > MTK_PWR_LVL1
490 if (pwr_lvl > PLAT_MAX_PWR_LVL) in plat_mtk_validate_power_state()
546 assert(PLAT_MAX_PWR_LVL >= 2); in plat_mtk_get_sys_suspend_power_state()
548 for (int i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in plat_mtk_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/allwinner/common/
Dsunxi_pm.c181 if (power_level > PLAT_MAX_PWR_LVL) in sunxi_validate_power_state()
201 for (unsigned int i = power_level + 1; i <= PLAT_MAX_PWR_LVL; ++i) in sunxi_validate_power_state()
221 for (unsigned int i = 0; i <= PLAT_MAX_PWR_LVL; ++i) in sunxi_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/hisilicon/hikey960/
Dhikey960_pm.c31 ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
147 if (pwr_lvl > PLAT_MAX_PWR_LVL) in hikey960_validate_power_state()
293 for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) in hikey960_get_sys_suspend_power_state()
/external/arm-trusted-firmware/plat/nvidia/tegra/soc/t210/
Dplat_psci_handlers.c81 for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++) in tegra_soc_validate_power_state()
84 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = in tegra_soc_validate_power_state()
346 unsigned int stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL]; in tegra_soc_pwr_domain_power_down_wfi()
451 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] == in tegra_soc_pwr_domain_on_finish()
/external/arm-trusted-firmware/plat/socionext/synquacer/include/
Dplatform_def.h26 #define SQ_SYSTEM_PWR_STATE(state) ((PLAT_MAX_PWR_LVL > SQ_PWR_LVL1) ?\
29 #define PLAT_MAX_PWR_LVL U(1) macro

12345