Home
last modified time | relevance | path

Searched refs:ADR (Results 1 – 25 of 34) sorted by relevance

12

/external/llvm/lib/Target/AArch64/Disassembler/
DAArch64ExternalSymbolizer.cpp107 MI.getOpcode() == AArch64::ADR) { in tryAddingSymbolicOperand()
116 } else if (MI.getOpcode() == AArch64::ADR) { in tryAddingSymbolicOperand()
/external/llvm/test/CodeGen/ARM/
Djump-table-islands-split.ll8 ; eliminate the entry calculation (ADD) and use the ADR as the base.
/external/vixl/src/vixl/a64/
Dinstructions-a64.cc305 VIXL_ASSERT(Mask(PCRelAddressingMask) == ADR); in ImmPCOffsetTarget()
340 if ((Mask(PCRelAddressingMask) == ADR)) { in SetPCRelImmTarget()
Dconstants-a64.h448 ADR = PCRelAddressingFixed | 0x00000000, enumerator
Ddisasm-a64.cc534 case ADR: Format(instr, "adr", "'Xd, 'AddrPCRelByte"); break; in VisitPCRelAddressing()
Dsimulator-a64.cc814 VIXL_ASSERT((instr->Mask(PCRelAddressingMask) == ADR) || in VisitPCRelAddressing()
/external/llvm/lib/Transforms/Scalar/
DLoopRerollPass.cpp842 const auto *ADR = dyn_cast<SCEVAddRecExpr>(SE->getSCEV(V.BaseInst)); in findRoots() local
843 if (!ADR) in findRoots()
857 const SCEV *StepSCEV = SE->getMinusSCEV(SE->getSCEV(V.Roots[0]), ADR); in findRoots()
859 if (ADR->getStepRecurrence(*SE) != SE->getMulExpr(StepSCEV, ScaleSCEV)) { in findRoots()
/external/v8/src/arm64/
Dinstructions-arm64.h197 return Mask(PCRelAddressingMask) == ADR; in IsAdr()
Dconstants-arm64.h421 ADR = PCRelAddressingFixed | 0x00000000, enumerator
Ddisasm-arm64.cc521 case ADR: Format(instr, "adr", "'Xd, 'AddrPCRelByte"); break; in VisitPCRelAddressing()
Dassembler-arm64.cc1082 Emit(ADR | ImmPCRelAddress(imm21) | Rd(rd)); in adr()
Dsimulator-arm64.cc1302 case ADR: in VisitPCRelAddressing()
/external/llvm/test/MC/Disassembler/ARM/
Dthumb1.txt55 # ADR
Dthumb2.txt91 # ADR
Dbasic-arm-instructions.txt187 # ADR
/external/tremolo/Tremolo/
Ddpen.s63 ADR r14,dpen_read_return
458 ADR r6,.Lcrc_lookup
DmdctARM.s1003 ADR r6, bitrev
1033 ADR r7, .Lsincos_lookup @ sincos_lookup0 +
1127 ADR r7, .Lsincos_lookup @ sincos_lookup0 +
DmdctLARM.s989 ADR r6, bitrev
/external/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64MCCodeEmitter.cpp247 MCFixupKind Kind = MI.getOpcode() == AArch64::ADR in getAdrLabelOpValue()
/external/llvm/test/MC/ARM/
Dbasic-thumb-instructions.s86 @ ADR
/external/llvm/lib/Target/ARM/
DARMAsmPrinter.cpp1262 : ARM::ADR)) in EmitInstruction()
1278 : ARM::ADR)) in EmitInstruction()
DARMScheduleSwift.td127 // ADC,ADD,NEG,RSB,RSC,SBC,SUB,ADR
DARMInstrThumb.td117 // ADR instruction labels.
/external/llvm/lib/Target/AArch64/
DAArch64SchedCyclone.td136 // ADR,ADRP
/external/vixl/doc/
Dsupported-instructions.md48 ### ADR ### subsection
55 ### ADR ### subsection

12