/external/llvm/lib/Target/Hexagon/ |
D | HexagonSelectCCInfo.td | 14 def : Pat <(i32 (selectcc IntRegs:$lhs, IntRegs:$rhs, IntRegs:$tval, 15 IntRegs:$fval, SETEQ)), 16 (i32 (MUX_rr (i1 (CMPEQrr IntRegs:$lhs, IntRegs:$rhs)), 17 IntRegs:$tval, IntRegs:$fval))>; 19 def : Pat <(i32 (selectcc IntRegs:$lhs, IntRegs:$rhs, IntRegs:$tval, 20 IntRegs:$fval, SETNE)), 21 (i32 (MUX_rr (i1 (NOT_p (CMPEQrr IntRegs:$lhs, IntRegs:$rhs))), 22 IntRegs:$tval, IntRegs:$fval))>; 24 def : Pat <(i32 (selectcc IntRegs:$lhs, IntRegs:$rhs, IntRegs:$tval, 25 IntRegs:$fval, SETGT)), [all …]
|
D | HexagonInstrAlias.td | 14 (S2_storerbnewgp u16_0Imm:$addr, IntRegs:$Nt)>; 16 (S2_storerhnewgp u16_1Imm:$addr, IntRegs:$Nt)>; 18 (S2_storerinewgp u16_2Imm:$addr, IntRegs:$Nt)>; 20 (S2_storerbgp u16_0Imm:$addr, IntRegs:$Nt)>; 22 (S2_storerhgp u16_1Imm:$addr, IntRegs:$Nt)>; 24 (S2_storerfgp u16_1Imm:$addr, IntRegs:$Nt)>; 26 (S2_storerigp u16_2Imm:$addr, IntRegs:$Nt)>; 31 (L2_loadrbgp IntRegs:$Nt, u16_0Imm:$addr)>; 33 (L2_loadrubgp IntRegs:$Nt, u16_0Imm:$addr)>; 35 (L2_loadrhgp IntRegs:$Nt, u16_1Imm:$addr)>; [all …]
|
D | HexagonInstrInfo.td | 23 def I32 : PatLeaf<(i32 IntRegs:$R)>; 25 def F32 : PatLeaf<(f32 IntRegs:$R)>; 70 (ins IntRegs:$src1, ImmOp:$src2), 97 : Pat<(i1 (OpNode (i32 IntRegs:$src1), ImmPred:$src2)), 98 (MI IntRegs:$src1, ImmPred:$src2)>; 121 : ALU32_rr<(outs IntRegs:$Rd), (ins IntRegs:$Rs, IntRegs:$Rt), 144 : ALU32_rr<(outs IntRegs:$Rd), (ins PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt), 229 : Pat<(ResT (Op (i32 IntRegs:$Rs), (i32 IntRegs:$Rt))), 230 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>; 257 : ALU32_rr<(outs PredRegs:$Pd), (ins IntRegs:$Rs, IntRegs:$Rt), [all …]
|
D | HexagonIsetDx.td | 82 (ins IntRegs:$Rs, u4_0Imm:$u4_0), 95 (outs IntRegs:$Rd), 108 (outs IntRegs:$Rd), 109 (ins IntRegs:$Rs, u3_1Imm:$u3_1), 134 (outs IntRegs:$Rx), 135 (ins IntRegs:$_src_, s7Ext:$s7), 150 (outs IntRegs:$Rd), 151 (ins IntRegs:$Rs, u4_0Imm:$u4_0), 166 (outs IntRegs:$Rd), 167 (ins IntRegs:$Rs, u4_2Imm:$u4_2), [all …]
|
D | HexagonInstrInfoV4.td | 165 : SInst<(outs PredRegs:$Pd), (ins IntRegs:$Rs, IntRegs:$Rt), 194 def: Pat<(i1 (seteq (and (xor (i32 IntRegs:$Rs), (i32 IntRegs:$Rt)), 196 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>; 197 def: Pat<(i1 (setne (and (xor (i32 IntRegs:$Rs), (i32 IntRegs:$Rt)), 199 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>; 200 def: Pat<(i1 (seteq (and (xor (i32 IntRegs:$Rs), (i32 IntRegs:$Rt)), 202 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>; 203 def: Pat<(i1 (setne (and (xor (i32 IntRegs:$Rs), (i32 IntRegs:$Rt)), 205 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>; 210 : ALU64Inst<(outs PredRegs:$Pd), (ins IntRegs:$Rs, ImmType:$Imm), [all …]
|
D | HexagonIntrinsicsV60.td | 163 def : Pat <(store (v512i1 VecPredRegs:$src1), (i32 IntRegs:$addr)), 164 (V6_vS32b_ai IntRegs:$addr, 0, 169 def : Pat <(v512i1 (load (i32 IntRegs:$addr))), 171 (v16i32 (V6_vL32b_ai IntRegs:$addr, 0)), (A2_tfrsi 0x01010101)))>, 174 def : Pat <(store (v1024i1 VecPredRegs128B:$src1), (i32 IntRegs:$addr)), 175 (V6_vS32b_ai_128B IntRegs:$addr, 0, 180 def : Pat <(v1024i1 (load (i32 IntRegs:$addr))), 182 (v32i32 (V6_vL32b_ai_128B IntRegs:$addr, 0)), 188 def: Pat<(IntID IntRegs:$src1), (MI IntRegs:$src1)>, 190 def: Pat<(!cast<Intrinsic>(IntID#"_128B") IntRegs:$src1), [all …]
|
D | HexagonInstrInfoV3.td | 103 (ins IntRegs:$Rs, DoubleRegs:$Rt), "$Rd = add($Rs, $Rt)", 104 [(set (i64 DoubleRegs:$Rd), (i64 (add (i64 (sext (i32 IntRegs:$Rs))), 157 //def : Pat <(brcond (i1 (seteq (i32 IntRegs:$src1), 0)), bb:$offset), 158 // (JMP_RegEzt (i32 IntRegs:$src1), bb:$offset)>; 160 //def : Pat <(brcond (i1 (setne (i32 IntRegs:$src1), 0)), bb:$offset), 161 // (JMP_RegNzt (i32 IntRegs:$src1), bb:$offset)>; 163 //def : Pat <(brcond (i1 (setle (i32 IntRegs:$src1), 0)), bb:$offset), 164 // (JMP_RegLezt (i32 IntRegs:$src1), bb:$offset)>; 166 //def : Pat <(brcond (i1 (setge (i32 IntRegs:$src1), 0)), bb:$offset), 167 // (JMP_RegGezt (i32 IntRegs:$src1), bb:$offset)>; [all …]
|
D | HexagonIntrinsicsV4.td | 119 def : Pat <(int_hexagon_M4_mpyrr_addr IntRegs:$src1, IntRegs:$src2, 120 IntRegs:$src3), 121 (M4_mpyrr_addr IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>; 180 def : Pat <(int_hexagon_S4_vrcrotate DoubleRegs:$src1, IntRegs:$src2, 182 (S4_vrcrotate DoubleRegs:$src1, IntRegs:$src2, u2ImmPred:$src3)>; 187 IntRegs:$src3, u2ImmPred:$src4), 189 IntRegs:$src3, u2ImmPred:$src4)>; 262 Pat<(i32 (IntID IntRegs:$Rs, IntRegs:$Rt, IntRegs:$Ru)), 263 (i32 (C2_tfrpr (Inst (C2_tfrrp IntRegs:$Rs), 264 (C2_tfrrp IntRegs:$Rt), [all …]
|
D | HexagonInstrInfoV5.td | 43 def A5_vaddhubs: T_S3op_1 <"vaddhub", IntRegs, 0b01, 0b001, 0, 1>; 75 def FCONST32_nsdata : LDInst<(outs IntRegs:$dst), (ins globaladdress:$global), 88 def CONST32_Float_Real : LDInst<(outs IntRegs:$dst), (ins f32imm:$src1), 102 def TFRI_f : ALU32_ri<(outs IntRegs:$dst), (ins f32Ext:$src1), 109 def TFRI_cPt_f : ALU32_ri<(outs IntRegs:$dst), 116 def TFRI_cNotPt_f : ALU32_ri<(outs IntRegs:$dst), 127 def S5_popcountp : ALU64_rr<(outs IntRegs:$Rd), (ins DoubleRegs:$Rss), 152 : MInst<(outs IntRegs:$Rd), 153 (ins IntRegs:$Rs, IntRegs:$Rt), 218 (outs IntRegs:$Rd, PredRegs:$Pe), [all …]
|
D | HexagonInstrInfoV60.td | 45 : V6_LDInst <(outs VectorRegs:$dst), (ins IntRegs:$src1, s4_6Imm:$src2), 50 : V6_LDInst <(outs VectorRegs128B:$dst), (ins IntRegs:$src1, s4_7Imm:$src2), 108 : V6_STInst <(outs), (ins IntRegs:$src1, ImmOp:$src2, RC:$src3), 147 : V6_STInst <(outs ), (ins IntRegs:$src1, ImmOp:$src2, RC:$src3), 178 (ins PredRegs:$src1, IntRegs:$src2, ImmOp:$src3, RC:$src4), 240 (ins VecPredRegs:$src1, IntRegs:$src2, ImmOp:$src3, RC:$src4), 279 (ins PredRegs:$src1, IntRegs:$src2, ImmOp:$src3, RC:$src4), 324 : V6_LDInst <(outs RC:$dst, IntRegs:$_dst_), 325 (ins IntRegs:$src1, ImmOp:$src2), asmStr, [], 390 : V6_STInst <(outs IntRegs:$_dst_), [all …]
|
D | HexagonIntrinsics.td | 664 (A2_subri -1, IntRegs:$Rs)>; 667 def : Pat <(int_hexagon_A2_neg IntRegs:$Rs), 668 (A2_subri 0, IntRegs:$Rs)>; 672 (A2_tfril IntRegs:$Rs, u16_0ImmPred:$Is)>; 674 (A2_tfrih IntRegs:$Rs, u16_0ImmPred:$Is)>; 697 (i32 (C2_mux (C2_tfrrp IntRegs:$Rp), IntRegs:$Rs, IntRegs:$Rt))>; 910 Pat<(i32 (IntID IntRegs:$Rs)), 911 (i32 (C2_tfrpr (Inst (C2_tfrrp IntRegs:$Rs))))>; 914 Pat<(i32 (IntID IntRegs:$Rs, IntRegs:$Rt)), 915 (i32 (C2_tfrpr (Inst (C2_tfrrp IntRegs:$Rs), (C2_tfrrp IntRegs:$Rt))))>; [all …]
|
D | HexagonInstrInfoVector.td | 17 def V4I8: PatLeaf<(v4i8 IntRegs:$R)>; 18 def V2I16: PatLeaf<(v2i16 IntRegs:$R)>; 25 def : Pat <(b (bitconvert (a IntRegs:$src))), 26 (b IntRegs:$src)>; 27 def : Pat <(a (bitconvert (b IntRegs:$src))), 28 (a IntRegs:$src)>; 118 def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))), 119 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>; 121 def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))), 122 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>; [all …]
|
D | HexagonRegisterInfo.td | 203 def IntRegs : RegisterClass<"Hexagon", [i32, f32, v4i8, v2i16], 32, 267 def PositiveHalfWord : PatLeaf<(i32 IntRegs:$a),
|
/external/llvm/lib/Target/Sparc/ |
D | SparcInstrAliases.td | 23 (movrr IntRegs:$rd, IntRegs:$rs2, condVal)>; 28 (movri IntRegs:$rd, i32imm:$simm11, condVal)>; 48 (movrr IntRegs:$rd, FCCRegs:$cc, IntRegs:$rs2, condVal)>; 52 (movri IntRegs:$rd, FCCRegs:$cc, i32imm:$simm11, condVal)>; 141 (TICCrr IntRegs:$rs1, IntRegs:$rs2, condVal)>, 146 (TICCrr G0, IntRegs:$rs2, condVal)>, 151 (TXCCrr IntRegs:$rs1, IntRegs:$rs2, condVal)>, 156 (TXCCrr G0, IntRegs:$rs2, condVal)>, 161 (TICCrr IntRegs:$rs1, IntRegs:$rs2, condVal)>; 165 (TICCrr G0, IntRegs:$rs2, condVal)>; [all …]
|
D | SparcInstrInfo.td | 266 (outs IntRegs:$rd), (ins IntRegs:$rs1, IntRegs:$rs2), 269 (outs IntRegs:$rd), (ins IntRegs:$rs1, simm13Op:$simm13), 304 def LDSTUBrr : F3_1<3, 0b001101, (outs IntRegs:$dst), (ins MEMrr:$addr), 306 def LDSTUBri : F3_2<3, 0b001101, (outs IntRegs:$dst), (ins MEMri:$addr), 308 def LDSTUBArr : F3_1_asi<3, 0b011101, (outs IntRegs:$dst), 381 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond), 403 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond), 423 defm LDSB : LoadA<"ldsb", 0b001001, 0b011001, sextloadi8, IntRegs, i32>; 424 defm LDSH : LoadA<"ldsh", 0b001010, 0b011010, sextloadi16, IntRegs, i32>; 425 defm LDUB : LoadA<"ldub", 0b000001, 0b010001, zextloadi8, IntRegs, i32>; [all …]
|
D | SparcInstr64Bit.td | 23 def : Pat<(i32 (trunc i64:$val)), (COPY_TO_REGCLASS $val, IntRegs)>; 197 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 208 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 217 (outs IntRegs:$rd), (ins IntRegs:$rs1, i64imm:$simm13), 244 (outs IntRegs:$dst), (ins MEMrr:$addr, TLSSym:$sym), 317 def MOVXCCrr : F4_1<0b101100, (outs IntRegs:$rd), 318 (ins IntRegs:$rs2, IntRegs:$f, CCOp:$cond), 322 def MOVXCCri : F4_2<0b101100, (outs IntRegs:$rd), 323 (ins i32imm:$simm11, IntRegs:$f, CCOp:$cond), 385 (ins I64Regs:$rs1, IntRegs:$rs2), [all …]
|
D | SparcRegisterInfo.td | 270 def IntRegs : RegisterClass<"SP", [i32, i64], 32, 276 // Should be in the same order as IntRegs. 285 // to be a sub-class of IntRegs. That works out because requiring a 64-bit 287 def I64Regs : RegisterClass<"SP", [i64], 64, (add IntRegs)>;
|
D | SparcInstrFormats.td | 214 def rr : F3_Sr<2, Op3Val, XVal, (outs RC:$rd), (ins RC:$rs1, IntRegs:$rs2),
|
/external/llvm/docs/ |
D | HowToUseInstrMappings.rst | 121 def ADD : ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$a, IntRegs:$b), 123 [(set (i32 IntRegs:$dst), (add (i32 IntRegs:$a), 124 (i32 IntRegs:$b)))]>; 126 def ADD_Pt : ALU32_rr<(outs IntRegs:$dst), 127 (ins PredRegs:$p, IntRegs:$a, IntRegs:$b), 131 def ADD_Pf : ALU32_rr<(outs IntRegs:$dst), 132 (ins PredRegs:$p, IntRegs:$a, IntRegs:$b), 142 def ADD : PredRel, ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$a, IntRegs:$b), 144 [(set (i32 IntRegs:$dst), (add (i32 IntRegs:$a), 145 (i32 IntRegs:$b)))]> { [all …]
|
D | WritingAnLLVMBackend.rst | 531 ``FPRegs``, ``DFPRegs``, and ``IntRegs``. For all three register classes, the 546 def IntRegs : RegisterClass<"SP", [i32], 32, 573 associated register classes. The order of registers in ``IntRegs`` reflects 574 the order in the definition of ``IntRegs`` in the target description file. 578 // IntRegs Register Class... 579 static const unsigned IntRegs[] = { 598 // IntRegs Sub-register Classess... 603 // IntRegs Super-register Classess... 608 // IntRegs Register Class sub-classes... 613 // IntRegs Register Class super-classes... [all …]
|
/external/llvm/lib/Target/Sparc/AsmParser/ |
D | SparcAsmParser.cpp | 101 static const MCPhysReg IntRegs[32] = { variable 977 RegNo = IntRegs[intVal]; in matchRegisterName() 985 RegNo = IntRegs[8 + intVal]; in matchRegisterName() 992 RegNo = IntRegs[16 + intVal]; in matchRegisterName() 999 RegNo = IntRegs[24 + intVal]; in matchRegisterName() 1023 RegNo = IntRegs[intVal]; in matchRegisterName()
|
/external/valgrind/none/tests/x86/ |
D | gen_insn_test.pl | 70 our @IntRegs = ( 195 my @intregs = @IntRegs;
|
/external/valgrind/none/tests/amd64/ |
D | gen_insn_test.pl | 86 our @IntRegs = ( 217 my @intregs = @IntRegs;
|
/external/llvm/test/CodeGen/Hexagon/ |
D | circ_ldd_bug.ll | 10 ; %vreg0 (CRRegs) = TFCR %vreg0 (IntRegs) 12 ; %vreg1 (CRRegs) = TFCR %vreg1 (IntRegs)
|
/external/llvm/lib/Target/Mips/ |
D | MipsISelLowering.cpp | 2375 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 }; in CC_MipsO32() local 2417 Reg = State.AllocateReg(IntRegs); in CC_MipsO32() 2421 Reg = State.AllocateReg(IntRegs); in CC_MipsO32() 2426 Reg = State.AllocateReg(IntRegs); in CC_MipsO32() 2428 Reg = State.AllocateReg(IntRegs); in CC_MipsO32() 2429 State.AllocateReg(IntRegs); in CC_MipsO32() 2436 State.AllocateReg(IntRegs); in CC_MipsO32() 2440 unsigned Reg2 = State.AllocateReg(IntRegs); in CC_MipsO32() 2442 State.AllocateReg(IntRegs); in CC_MipsO32() 2443 State.AllocateReg(IntRegs); in CC_MipsO32()
|